free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對(duì)一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實(shí)付商品金額<300元時(shí),該筆訂單按2元/SKU加收服務(wù)費(fèi),感謝您的關(guān)注與支持!
    首頁(yè)產(chǎn)品索引MC100E111

    MC100E111

    購(gòu)買收藏
    9 Differential Clock/Data Fanout Buffer

    制造商:ON

    中文數(shù)據(jù)手冊(cè)

    產(chǎn)品信息

    The MC10E/100E111 is a low skew 1-to-9 differential driver, designed with clock distribution in mind. It accepts one signal input, which can be either differential or else single-ended if theV
    output is used. The signal is fanned out to 9 identical differential outputs. An enable input is also provided. A HIGH disables the device by forcing all Q outputs LOW and all Qbar outputs HIGH.
    The device is specifically designed, modeled and produced with low skew as the key goal. Optimal design and layout serve to minimize gate to gate skew within-device, and empirical modeling is used to determine process control limits that ensure consistent tpd distributions from lot to lot. The net result is a dependable, guaranteed low skew device.
    To ensure that the tight skew specification is met it is necessary that both sides of the differential output are terminated into 50 , even if only one side is being used. In most applications, all nine differential pairs will be used and therefore terminated. In the case where fewer than nine pairs are used, it is necessary to terminate at least the output pairs on the same package side (i.e. sharing the same V
    ) as the pair(s) being used on that side, in order to maintain minimum skew. Failure to do this will result in small degradations of propagation delay (on the order of 10-20 ps) of the output(s) being used which, while not being catastrophic to most designs, will mean a loss of skew margin.
    The V
    pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V
    as a switching reference voltage. V
    may also rebias AC coupled inputs. When used, decoupleV
    and V
    via a 0.01 F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V
    should be left open.
    The 100 Series contains temperature
    • Guaranteed Skew Spec
    • Differential Design
    • V
    • Output
    • PECL Mode Operating Range: V
    • = 4.2 V to 5.7 V
    • with V
    • = 0 V
    • NECL Mode Operating Range: V
    • = 0 V
    • with V
    • = -4.2 V to -5.7 V
    • Internal Input Pulldown Resistors
    • ESD Protection: > 3 KV HBM
    • Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
    • Moisture Sensitivity Level 1 (For Additional Information, see Application Note AND8003/D)
    • Flammability Rating: UL-94 code V-0 @ 1/8 inch, Oxygen Index 28 to 34
    • Transistor Count = 178 devices
    • Pb-Free Packages are Available

    電路圖、引腳圖和封裝圖

    在線購(gòu)買

    型號(hào)制造商描述購(gòu)買
    MC100E111FNR2GONMC10E/100E111 是一款低歪曲率 1:9 雙路差分驅(qū)動(dòng)器,在設(shè)計(jì)時(shí)考慮到時(shí)鐘分配。它接受一個(gè)信號(hào)輸入,可以為差分或單端(如果使用 VBB 輸出)。 信號(hào)被分配為 9 個(gè)相同的差分輸出。還提供啟用輸入。高電平會(huì)將所有 Q 輸出強(qiáng)制置于低電平,所有 Qbar 輸出置于高電平,從而禁用該器件。該器件以低歪曲率為主要目標(biāo)進(jìn)行專門設(shè)計(jì)、建模和生產(chǎn)。優(yōu)化的設(shè)計(jì)和布局有助于最大程度減小器件內(nèi)的門極-門極歪曲率,使用經(jīng)驗(yàn)建模來(lái)確定過(guò)程控制限值,確保批次之間一致的 tpd 分發(fā)。因此產(chǎn)生了可靠的保證低歪曲率器件。為了確保符合嚴(yán)格的歪曲率規(guī)格要求,差分輸出的兩側(cè)均同樣端接到 50Ω,即使只使用一側(cè)也是如此。在大多數(shù)應(yīng)用中,將使用所有九個(gè)差分對(duì),因此進(jìn)行端接。如果無(wú)需使用九對(duì),則需要在與要使用對(duì)相同的封裝側(cè)(即共享相同的 VCCO)至少端接輸出對(duì),這樣才能保持最小歪曲率。如果不這樣將導(dǎo)致所使用輸出傳播延遲的小型降級(jí)(以 10-20 ps 為階度),雖然這種情況對(duì)于大多數(shù)設(shè)計(jì)來(lái)說(shuō)不是大問(wèn)題,但也意味著歪曲率裕度的丟失。僅為此器件提供 VBB 引腳,即內(nèi)部產(chǎn)生的供應(yīng)電壓。對(duì)于單端輸入的情況,將未使用的差分輸入聯(lián)接至 VBB,作為開關(guān)參考電壓。VBB 還可將 AC 耦合輸入重偏置。使用時(shí),通過(guò) 0.01 F 電容器對(duì) VBB 和 VCC 進(jìn)行去耦合, 并將源或汲電流限制為 0.5 mA。不使用時(shí),VBB 應(yīng)保持開路。100 系列包含了溫度補(bǔ)償。 立即購(gòu)買
    MC100E111FNGONMC10E/100E111 是一款低歪曲率 1:9 雙路差分驅(qū)動(dòng)器,在設(shè)計(jì)時(shí)考慮到時(shí)鐘分配。它接受一個(gè)信號(hào)輸入,可以為差分或單端(如果使用 VBB 輸出)。 信號(hào)被分配為 9 個(gè)相同的差分輸出。還提供啟用輸入。高電平會(huì)將所有 Q 輸出強(qiáng)制置于低電平,所有 Qbar 輸出置于高電平,從而禁用該器件。該器件以低歪曲率為主要目標(biāo)進(jìn)行專門設(shè)計(jì)、建模和生產(chǎn)。優(yōu)化的設(shè)計(jì)和布局有助于最大程度減小器件內(nèi)的門極-門極歪曲率,使用經(jīng)驗(yàn)建模來(lái)確定過(guò)程控制限值,確保批次之間一致的 tpd 分發(fā)。因此產(chǎn)生了可靠的保證低歪曲率器件。為了確保符合嚴(yán)格的歪曲率規(guī)格要求,差分輸出的兩側(cè)均同樣端接到 50Ω,即使只使用一側(cè)也是如此。在大多數(shù)應(yīng)用中,將使用所有九個(gè)差分對(duì),因此進(jìn)行端接。如果無(wú)需使用九對(duì),則需要在與要使用對(duì)相同的封裝側(cè)(即共享相同的 VCCO)至少端接輸出對(duì),這樣才能保持最小歪曲率。如果不這樣將導(dǎo)致所使用輸出傳播延遲的小型降級(jí)(以 10-20 ps 為階度),雖然這種情況對(duì)于大多數(shù)設(shè)計(jì)來(lái)說(shuō)不是大問(wèn)題,但也意味著歪曲率裕度的丟失。僅為此器件提供 VBB 引腳,即內(nèi)部產(chǎn)生的供應(yīng)電壓。對(duì)于單端輸入的情況,將未使用的差分輸入聯(lián)接至 VBB,作為開關(guān)參考電壓。VBB 還可將 AC 耦合輸入重偏置。使用時(shí),通過(guò) 0.01 F 電容器對(duì) VBB 和 VCC 進(jìn)行去耦合, 并將源或汲電流限制為 0.5 mA。不使用時(shí),VBB 應(yīng)保持開路。100 系列包含了溫度補(bǔ)償。 立即購(gòu)買

    技術(shù)資料

    標(biāo)題類型大小(KB)下載
    AC Characteristics of ECL DevicesPDF896 點(diǎn)擊下載
    ECL Clock Distribution TechniquesPDF54 點(diǎn)擊下載
    Interfacing Between LVDS and ECLPDF121 點(diǎn)擊下載
    Designing with PECL (ECL at +5.0 V)PDF102 點(diǎn)擊下載
    The ECL Translator GuidePDF142 點(diǎn)擊下載
    Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 點(diǎn)擊下載
    ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 點(diǎn)擊下載
    Storage and Handling of Drypack Surface Mount DevicePDF49 點(diǎn)擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    MC74LVX4052MCP48FVB02MCP3202MCP6V31
    MIC809MMBT3904MC74AC652MC74VHC4052
    MCP1318MMC100LVEL01MOC3020MMC74LCX139
    MC10EP31MOC3011MMAT03MC10EP56
    MIC4425MC100EL56MOCD213MMIC2165
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號(hào)工商網(wǎng)監(jiān)認(rèn)證 工商網(wǎng)監(jiān) 營(yíng)業(yè)執(zhí)照