尊敬的客戶:為給您持續(xù)提供一對一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實(shí)付商品金額<300元時,該筆訂單按2元/SKU加收服務(wù)費(fèi),感謝您的關(guān)注與支持!
CDCM7005-SP
3.3V 高性能抗輻射 V 類時鐘同步器和抖動消除器
制造商:TI
產(chǎn)品信息
描述 The CDCM7005-SP is a high-performance, low phase noise and low skew clock synchronizer that synchronizes a VCXO (voltage controlled crystal oscillator) or VCO (voltage controlled oscillator) frequency to one of the two reference clocks. The programmable pre-divider M and the feedback-dividers N and P give a high flexibility to the frequency ratio of the reference clock to VC(X)O as VC(X)O_IN / PRI_REF = (N × P) / M or VC(X)O_IN / SEC_REF = (N × P) / M.VC(X)O_IN clock operates up to 2 GHz. Through the selection of external VC(X)O and loop filter components, the PLL loop bandwidth and damping factor can be adjust to meet different system requirements. The CDCM7005-SP can lock to one of two reference clock inputs (PRI_REF and SEC_REF), supports frequency hold-over mode and fast-frequency-locking for fail-safe and increased system redundancy. The outputs of the CDCM7005-SP are user definable and can be any combination of up to five LVPECL outputs or up to 10 LVCMOS outputs. The LVCMOS outputs are arranged in pairs (Y0A:Y0B, Y1A:Y1B, Ω), so that each pair has the same frequency. But each output can be separately inverted and disabled. The built in synchronization latches ensure that all outputs are synchronized for low output skew.All device settings, like outputs signaling, divider value, input selection, and many more, are programmable by SPI (3-wire serial peripheral interface). SPI allows individually control of the device settings.The device operates in a 3.3-V environment and is characterized for operation from –55°C to 125°C (Tcase).特性High Performance LVPECL and LVCMOS PLL Clock Synchronizer Two Reference Clock Inputs (Primary and Secondary Clock) for Redundancy Support With Manual or Automatic Selection Accepts LVCMOS Input Frequencies Up to 200 MHz VCXO_IN Clock is Synchronized to One of the Two Reference Clocks VCXO_IN Frequencies Up to 2 GHz (LVPECL) Outputs can be a Combination of LVPECL and LVCMOS (Up to Five Differential LVPECL Outputs or Up to 10 LVCMOS Outputs) Output Frequency is Selectable by x1, /2, /3, /4, /6, /8, /16 on Each Output Individually Efficient Jitter Cleaning from Low PLL Loop Bandwidth Low Phase Noise PLL Core Programmable Phase Offset (PRI_REF and SEC_REF to Outputs) Wide Charge Pump Current Range From 200 μA to 3 mA Analog and Digital PLL Lock IndicationProvides VBB Bias Voltage Output for Single- Ended Input Signals (VCXO_IN) Frequency Hold Over Mode Improves Fail-Safe Operation Power-Up Control Forces LVPECL Outputs to Tri- State at VCC < 1.5 V SPI Controllable Device Setting 3.3-V Power Supply High-Performance 52 Pin Ceramic Quad Flat Pack (HFG) Rad-Tolerant : 50 kRad (Si) TID QML-V Qualified, SMD 5962-07230Military Temperature Range: ?55°C to 125°C Tcase Engineering Evaluation (/EM) Samples are Available(1)
在線購買
技術(shù)資料
英特爾在 PC 領(lǐng)域?yàn)橄M(fèi)者帶來最好的 5G 體驗(yàn)MediaTek 的 T7005G 調(diào)制解調(diào)器將用于將 5G 連接到英特爾驅(qū)動的 PC 上,在現(xiàn)實(shí)世界測試場景中完成了 5G 獨(dú)立(SA)調(diào)用。此外,英特爾在系統(tǒng)集成、驗(yàn)證和開發(fā)平臺優(yōu)化方面取得了進(jìn)展,以獲得更好的用戶體驗(yàn),并準(zhǔn)備為其 OEM 合作...
2020-08-13
2018-06-11
2009-05-20
希荻微電子快充芯片HL7005應(yīng)用方案HL7005在性能參數(shù)上作了許多優(yōu)化與改進(jìn),在實(shí)現(xiàn)快充的同時,還可滿足更多的應(yīng)用場景及外部設(shè)備我們希望HL7005能以其超高性價比成為廣大工程師對手機(jī)、平板等移動終端手持設(shè)備快充方案設(shè)計開發(fā)的最佳選擇。
2015-09-14
Silicon Labs推出相對濕度單芯片感測器Si7005Silicon Laboratories (芯科實(shí)驗(yàn)室有限公司)宣佈推出數(shù)位相對濕度(RH)和溫度「單晶片感測器」解決方案。新型Si7005感測器透過在標(biāo)準(zhǔn)CMOS基礎(chǔ)上融合混合訊號IC 製造技術(shù),并採用經(jīng)過驗(yàn)
2012-11-13
Silicon推出“即插即用”單芯片RH傳感器 Silicon Laboratories (芯科實(shí)驗(yàn)室)宣布推出數(shù)字相對濕度(RH)和溫度“片上傳感器”解決方案。新型Si7005傳感器通過在標(biāo)準(zhǔn)CMOS基礎(chǔ)上融合混合信號IC制造技術(shù),并采用經(jīng)過驗(yàn)證的聚合
2012-11-20
2013-11-21
Silicon Labs推出相對濕度單晶片感測器Silicon Laboratories (芯科實(shí)驗(yàn)室有限公司)宣佈推出數(shù)位相對濕度(RH)和溫度「單晶片感測器」解決方案。新型Si7005感測器透過在標(biāo)準(zhǔn)CMOS基礎(chǔ)上融合混合訊號IC製造技術(shù),并採用經(jīng)過驗(yàn)證
2012-11-13