free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實(shí)付商品金額<300元時,該筆訂單按2元/SKU加收服務(wù)費(fèi),感謝您的關(guān)注與支持!
    首頁產(chǎn)品索引CDCM7005-SP

    CDCM7005-SP

    購買收藏
    3.3V 高性能抗輻射 V 類時鐘同步器和抖動消除器

    制造商:TI

    產(chǎn)品信息

    描述 The CDCM7005-SP is a high-performance, low phase noise and low skew clock synchronizer that synchronizes a VCXO (voltage controlled crystal oscillator) or VCO (voltage controlled oscillator) frequency to one of the two reference clocks. The programmable pre-divider M and the feedback-dividers N and P give a high flexibility to the frequency ratio of the reference clock to VC(X)O as VC(X)O_IN / PRI_REF = (N × P) / M or VC(X)O_IN / SEC_REF = (N × P) / M.VC(X)O_IN clock operates up to 2 GHz. Through the selection of external VC(X)O and loop filter components, the PLL loop bandwidth and damping factor can be adjust to meet different system requirements. The CDCM7005-SP can lock to one of two reference clock inputs (PRI_REF and SEC_REF), supports frequency hold-over mode and fast-frequency-locking for fail-safe and increased system redundancy. The outputs of the CDCM7005-SP are user definable and can be any combination of up to five LVPECL outputs or up to 10 LVCMOS outputs. The LVCMOS outputs are arranged in pairs (Y0A:Y0B, Y1A:Y1B, Ω), so that each pair has the same frequency. But each output can be separately inverted and disabled. The built in synchronization latches ensure that all outputs are synchronized for low output skew.All device settings, like outputs signaling, divider value, input selection, and many more, are programmable by SPI (3-wire serial peripheral interface). SPI allows individually control of the device settings.The device operates in a 3.3-V environment and is characterized for operation from –55°C to 125°C (Tcase).特性High Performance LVPECL and LVCMOS PLL Clock Synchronizer Two Reference Clock Inputs (Primary and Secondary Clock) for Redundancy Support With Manual or Automatic Selection Accepts LVCMOS Input Frequencies Up to 200 MHz VCXO_IN Clock is Synchronized to One of the Two Reference Clocks VCXO_IN Frequencies Up to 2 GHz (LVPECL) Outputs can be a Combination of LVPECL and LVCMOS (Up to Five Differential LVPECL Outputs or Up to 10 LVCMOS Outputs) Output Frequency is Selectable by x1, /2, /3, /4, /6, /8, /16 on Each Output Individually Efficient Jitter Cleaning from Low PLL Loop Bandwidth Low Phase Noise PLL Core Programmable Phase Offset (PRI_REF and SEC_REF to Outputs) Wide Charge Pump Current Range From 200 μA to 3 mA Analog and Digital PLL Lock IndicationProvides VBB Bias Voltage Output for Single- Ended Input Signals (VCXO_IN) Frequency Hold Over Mode Improves Fail-Safe Operation Power-Up Control Forces LVPECL Outputs to Tri- State at VCC < 1.5 V SPI Controllable Device Setting 3.3-V Power Supply High-Performance 52 Pin Ceramic Quad Flat Pack (HFG) Rad-Tolerant : 50 kRad (Si) TID QML-V Qualified, SMD 5962-07230Military Temperature Range: ?55°C to 125°C Tcase Engineering Evaluation (/EM) Samples are Available(1)

    在線購買

    型號制造商描述購買
    CDCM7005HFG/EMTIIC CLK SYNC JITTER CLNR 立即購買
    5962-0723001VXC-- 立即購買

    技術(shù)資料

    標(biāo)題類型大?。↘B)下載
    Phase Noise/Phase Jitter Performance of CDCM7005PDF1129 點(diǎn)擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    CC2541CC2540TCL25CAT24C02WI-G
    CM1236CNY17F3MCS3361C0402C102K5RACTU
    CL2CAV93C46CM1216CAT5261
    CAT4109C5750X5R0J107M280KACM1234C1608C0G1H102J
    CAT6241C0810J5003AHFCDCE62005CC3100MOD
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號工商網(wǎng)監(jiān)認(rèn)證 工商網(wǎng)監(jiān) 營業(yè)執(zhí)照