
Developers can now deliver crystal clear multi-format video at up to 1080p H.264 at 30fps (encode and closed-looped decode) in their digital video designs without concerns of video format support, constrained network bandwidth, limited system storage capacity or cost with the new TMS320DM368 DaVinci? video processors from Texas Instruments Incorporated (TI).
The DM368 is capable of achieving HD video processing at 1080p 30fps H.264 and is completely pin-to-pin compatible with the DM365 processors, using the same ARM926EJ-S core running at 432 MHz. This ARM9-based DM368 device supports production-qualified H.264BP/MP/HP, MPEG-4, MPEG-2, MJPEG and VC1/WMV9 codecs providing customers with the flexibility to select the right video codec for their application. These codecs run on independent coprocessors (HDVICP and MJCP) offloading all compression needs from the main ARM core. This allows developers to obtain optimal performance from the ARM for their applications, including their multi-channel, multi-stream and multi-format needs.
Video surveillance designers achieve greater compression efficiency to provide more storage without straining the network bandwidth. Developers of media playback and camera-driven applications, such as video doorbells, digital signage, digital video recorders, portable media players and more can take advantage of the low power consumption and can ensure interoperability, as well as product scalability by taking advantage of the full suite of codecs supported on the DM368.
Along with multi-format HD video, the DM368 also features a suite of peripherals saving developers on system cost and complexity to enable a seamless interface to most additional external devices required for video applications. The image sensor interface is flexible enough to support CCD, CMOS, and various other interfaces such as BT.565, BT1120. The DM368 also offers a high level of integration with HD display support, including three built-in 10-bit HD analog video digital-to-analog converters (DACs), DDR2/mDDR, Ethernet MAC, USB 2.0, integrated audio, host port interface (HPI), analog-to digital converter and many more features saving developers on overall system costs, as well as real estate on their circuit boards allowing for a slimmer, sleeker design.
特性
Highlights
HW Face Detect Engine
Resize Engine from 1/16x to 8x
16-Bit Parallel AFE (Analog Front-End) Interface Up to 120 MHz
4:2:2 (8-/16-bit) Interface
8-/16-bit YCC and Up to 24-Bit RGB888 Digital Output
3 DACs for HD Analog Video Output
Hardware On-Screen Display (OSD)
High-Performance Digital Media System-on-Chip (DMSoC)
432-MHz ARM926EJ-S Clock Rate
Two Video Image Co-processors (HDVICP, MJCP) Engines
Supports a Range of Encode, Decode and Video Quality Operations
Video Processing Subsystem
Capable of 1080p 30fps H.264 video processing
Peripherals include EMAC, USB 2.0 OTG, DDR2/NAND, 5 SPIs, 2 UARTs, 2 MMC/SD/SDIO, Key Scan
8 Different Boot Modes and Configurable Power-Saving Modes
Pin-to-pin and software compatible with DM365
Extended temperature (-40°C - 85°C) available
3.3-V and 1.8-V I/O, 1.35-V Core
338-Pin Ball Grid Array at 65nm Process Technology
High-Performance Digital Media System-on-Chip (DMSoC)
432-MHz ARM926EJ-S Clock Rate
4:2:2 (8-/16-Bit) Interface
Capable of 1080p 30fps H.264 video processing
Pin compatible with DM365 processors
Fully Software-Compatible With ARM9?
Extended temperature available for 432-Mhz device
ARM926EJ-S? Core
Support for 32-Bit and 16-Bit (Thumb? Mode) Instruction Sets
DSP Instruction Extensions and Single Cycle MAC
ARM? Javelle? Technology
Embedded ICE-RT Logic for Real-Time Debug
ARM9 Memory Architecture
16K-Byte Instruction Cache
8K-Byte Data Cache
32K-Byte RAM
16K-Byte ROM
Little Endian
Two Video Image Co-processors (HDVICP, MJCP) Engines
Support a Range of Encode and Decode Operations
H.264, MPEG4, MPEG2, MJPEG, JPEG, WMV9/VC1
Video Processing Subsystem
Hardware On-Screen Display (OSD)
Composite NTSC/PAL video encoder output
8-/16-bit YCC and Up to 24-Bit RGB888 Digital Output
3 DACs for HD Analog Video Output
LCD Controller
BT.601/BT.656 Digital YCbCr 4:2:2 (8-/16-Bit) Interface
HW Face Detect Engine
Hardware IPIPE for Real-Time Image Processing
IPIPE Interface (IPIPEIF)
Image Sensor Interface (ISIF) and CMOS Imager Interface
16-Bit Parallel AFE (Analog Front End) Interface Up to 120 MHz
Glueless Interface to Common Video Decoders
BT.601/BT.656/BT.1120 Digital YCbCr 4:2:2 (8-/16-Bit) Interface
Histogram Module
Lens distortion correction module (LDC)
Resize Images From 1/16x to 8x
Separate Horizontal/Vertical Control
Two Simultaneous Output Paths
Resize Engine
Front End Provides:
Back End Provides:
Analog-to-Digital Convertor (ADC)
Power Management and Real Time Clock Subsystem (PRTCSS)
Real Time Clock
16-Bit Host-Port Interface (HPI)
10/100 Mb/s Ethernet Media Access Controller (EMAC) - Digital Media
IEEE 802.3 Compliant
Supports Media Independent Interface (MII)
Management Data I/O (MDIO) Module
Key Scan
Voice Codec
External Memory Interfaces (EMIFs)
Flash Memory Interfaces
NAND (8-/16-bit Wide Data)
16 MB NOR Flash, SRAM
OneNAND(16-bit Wide Data)
DDR2 and mDDR SDRAM 16-bit wide EMIF With 256 MByte Address Space (1.8-V I/O)
Asynchronous16-/8-bit Wide EMIF (AEMIF)
Flash Card Interfaces
Two Multimedia Card (MMC) / Secure Digital (SD/SDIO)
SmartMedia/xD
Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
USB Port with Integrated 2.0 High-Speed PHY that Supports
USB 2.0 High-Speed Device
USB 2.0 High-Speed Host (mini-host, supporting one external device)
USB On The Go (HS-USB OTG)
Four 64-Bit General-Purpose Timers (each configurable as two 32-bit timers)
One 64-Bit Watch Dog Timer
Two UARTs (One fast UART with RTS and CTS Flow Control)
Five Serial Port Interfaces (SPI) each with two Chip-Selects
One Master/Slave Inter-Integrated Circuit(I2C) Bus?
One Multi-Channel Buffered Serial Port (McBSP)
I2S
AC97 Audio Codec Interface
S/PDIF via Software
Standard Voice Codec Interface (AIC12)
SPI Protocol (Master Mode Only)
Direct Interface to T1/E1 Framers
Time Division Multiplexed Mode (TDM)
128 Channel Mode
Four Pulse Width Modulator (PWM) Outputs
Four RTO (Real Time Out) Outputs
Up to 104 General-Purpose I/O (GPIO) Pins (Multiplexed with Other Device Functions)
Boot Modes
On-Chip ARM ROM Bootloader (RBL) to Boot From NAND Flash, MMC/SD, UART, USB, SPI, EMAC, or HPI
AEMIF (NOR and OneNAND)
Configurable Power-Saving Modes
Crystal or External Clock Input (typically 19.2 Mhz, 24 MHz, 27 Mhz or 36 MHz)
Flexible PLL Clock Generators
Debug Interface Support
IEEE-1149.1 (JTAG?) Boundary-Scan-Compatible
ETB (Embedded Trace Buffer) with 4K-Bytes Trace Buffer memory
Device Revision ID Readable by ARM
338-Pin Ball Grid Array (BGA) Package (ZCE Suffix), 0.65-mm Ball Pitch
65nm Process Technology
3.3-V and 1.8-V I/O, 1.35-V Internal
TMS320DM368電路圖
TMS320DM368電路圖
TMS320DM368 引腳圖
TMS320DM368 封裝圖
型號 | 制造商 | 描述 | 購買 |
---|---|---|---|
TMS320DM368Z>>> | TI | OP27GPZ | 立即購買 |
TMS320DM368ZCE> | TE Connectivity Passive Product | 立即購買 | |
TMS320DM368ZC>> | Vishay | 貼片電阻 0603 2.37KΩ ±0.1% 3/8W ±25ppm/℃ | 立即購買 |
TMS320DM368ZCE48 | Nexperia | 可配置多功能門IC GATE | 立即購買 |
TMS320DM368ZCED48F | - | - | 立即購買 |
TMS320DM368ZCEF | TI | IC DECODER/DEMUX 1X3:8 16TSSOP | 立即購買 |
標(biāo)題 | 類型 | 大?。↘B) | 下載 |
---|---|---|---|
TMS320DM6435數(shù)字媒體處理器產(chǎn)品數(shù)據(jù)手冊 | RAR | 214 | 點擊下載 |
TMS320DM6437數(shù)字媒體處理器產(chǎn)品數(shù)據(jù)手冊 | RAR | 214 | 點擊下載 |
TMS320DM368 Digital Media Syst | RAR | 119 | 點擊下載 |
TMS320DM368,pdf(Digital Media | RAR | 1053 | 點擊下載 |
采用雙冗余網(wǎng)絡(luò)接口的TMS320DM368視頻存儲系統(tǒng)_周罡 | 402 | 點擊下載 | |
DM368 NAND Flash啟動揭秘 | 394 | 點擊下載 | |
KDM368 NAND Flash啟動揭秘 | 394 | 點擊下載 | |
TMS320DM8148/TMS320DM8147,pdf (DaVinci Digital Media Process | UNKNOW | 2555 | 點擊下載 |
本文以TMS320C6000系列DSP中的一款TMS320DM642多媒體芯片為例,來具體說明如何設(shè)計嵌入式DSP數(shù)字視頻監(jiān)控系統(tǒng)的硬件電路。
摘 要:TMS320DM355 是TI 公司的一款高性能,低價格、針對于便攜性消費電子應(yīng)用而設(shè)計的一款處理器。本設(shè)計是
汽車已成為現(xiàn)代社會不可缺少的一部分,為全球貨物及人員運輸提供了一種低成本的交通方式。不幸的是,每天都會因車輛駕駛而出現(xiàn)大量的事故與傷亡事件。據(jù)世界衛(wèi)生組織統(tǒng)計,1998年全球交通事故死亡人數(shù)高達120萬;1990年...
本文詳細(xì)介紹了DM368 視頻前端支持的輸入數(shù)字信號格式。并以MT9D131 和PC VGA 信號為例,將兩者的時序和 DM368 視頻前端配置參數(shù)一一匹配。同時介紹了如何合理配置和使用 VD 中斷
該系統(tǒng)設(shè)計選用TMS320DM6437型高性能的數(shù)字媒體處理器DSI作為核心控制。TMS320DM6437通過HPI接口訪問USB接口器件。 HPI接口是一個并行端口,16位數(shù)據(jù)總線寬度,8級深度
圖像采集的運用非常廣泛,經(jīng)過幾十年的發(fā)展,采集技術(shù)有了很大程度的進步。目前的專業(yè)采集設(shè)備集成度更高,分辨率更大,傳輸速度更快,針對性更強。
隨著人口數(shù)量的增長,給交通帶來的壓力越來越大,智能交通系統(tǒng)成為近些年研究的熱點。車流量檢測是智能交通的基礎(chǔ)部分,在系統(tǒng)中占有重要地位。目前有多種方法檢測車流量,例如:電磁感應(yīng)裝置法和車流信息的超聲波檢...
...到有人員進入監(jiān)控區(qū)域時, 產(chǎn)生外部中斷, 中央處理器TMS320DM642 在接收到外部中斷時立即啟動各模塊進行圖像的采集、處理、傳輸?shù)取?/p>
TMS320C6678 | TF412S | TPS82740A | THS4500-EP |
TLC7135 | TMP03 | TP2635 | TLC548 |
TPS53632G | TMP17 | TPS61220 | TMS320C5517 |
TC1428 | TLV1508 | TP5335 | TLC2574 |
TPS82140 | TC51 | TPS61046 | TLC1541 |