free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對(duì)一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實(shí)付商品金額<300元時(shí),該筆訂單按2元/SKU加收服務(wù)費(fèi),感謝您的關(guān)注與支持!
    首頁(yè)產(chǎn)品索引MC10EP195

    MC10EP195

    購(gòu)買收藏
    ?3.3 V ECL Programmable Delay Chip

    制造商:ON

    中文數(shù)據(jù)手冊(cè)

    產(chǎn)品信息

    NECL/PECL input transition.
    The delay section consists of a programmable matrix of gates and multiplexers as shown in the data sheet logic diagram. The delay increment of the EP195 has a digitally selectable resolution of about 10 ps and a range of up to 10.2 ns. The required delay is selected by the 10 data select inputs D(0:9) which are latched on chip by a high signal on the latch enable (LEN) control. The MC10/100EP195 is a programmable delay chip (PDC) designed primarily for clock deskewing and timing adjustment. It provides variable delay of a differential The approximate delay values for varying tap numbers correlating to D0 (LSB) through D9 (MSB) are shown in the data sheet.
    Because the EP195 is designed using a chain of multiplexers it has a fixed minimum delay of 2.2 ns. An additional pin D10 is provided for cascading multiple PDCs for increased programmable range. The cascade logic allows full control of multiple PDCs.
    Select input pins D0-D10 may be threshold controlled by combinations of interconnects between V
    (pin 7) and V
    (pin 8) for CMOS, ECL, or TTL level signals. For CMOS input levels, leave V
    and V
    open. For ECL operation, short V
    and V
    (pins 7 and 8). For TTL level operation, connect a 1.5 V supply reference to V
    and leave open V
    pin. The 1.5 V reference voltage to V
    pin can be accomplished by placing a 1.5k Ohm or 500 Ohm resistor between V
    and V
    for 3.3 V or 5.0 V power supplies, respectively.
    The V
    pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V
    as a switching reference voltage. V
    may also rebias AC coupled inputs. When used, decouple V
    and V
    via a 0.01 uF capacitor and limit current sourcing o
    • Maximum Frequency > 1.2 Ghz Typical
    • Programmable Range: 2.2 ns to 12.2 ns
    • 10 ps Increments
    • PECL Mode Operating Range: V
    • = 3.0 V with V
    • = 0 V
    • NECL Mode Operating Range: V
    • = 0 V with V
    • = -3.0 V
    • Open Input Default State
    • Safety Clamp on Inputs
    • A Logic High on the ENbar Pin Will Force Q to Logic Low
    • D[0:10] Can Accept Either ECL, CMOS, or TTL Inputs.
    • V
    • Output Reference Voltage
    • Pb-Free Packages are Available

    電路圖、引腳圖和封裝圖

    在線購(gòu)買

    型號(hào)制造商描述購(gòu)買
    MC10EP195MNR4GONIC DELAY LINE 1024TAP PROG 32QFN 立即購(gòu)買
    MC10EP195FAGONIC DELAY LN 1024TAP PROG 32LQFP 立即購(gòu)買

    技術(shù)資料

    標(biāo)題類型大?。↘B)下載
    AC Characteristics of ECL DevicesPDF896 點(diǎn)擊下載
    ECL Clock Distribution TechniquesPDF54 點(diǎn)擊下載
    Interfacing Between LVDS and ECLPDF121 點(diǎn)擊下載
    Designing with PECL (ECL at +5.0 V)PDF102 點(diǎn)擊下載
    The ECL Translator GuidePDF142 點(diǎn)擊下載
    Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 點(diǎn)擊下載
    ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 點(diǎn)擊下載
    Storage and Handling of Drypack Surface Mount DevicePDF49 點(diǎn)擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    MCP9503MC14014BMC74LCX16245MM74HCT373
    MIC4426MC10EP446MCP6401MMBFJ108
    MCP79521MIC5014MC10ELT24mega162
    MC74HC1G00MC74LVX138MJW3281AMC10H135
    MMBTA64MC33161MIC3223MIC2755
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號(hào)工商網(wǎng)監(jiān)認(rèn)證 工商網(wǎng)監(jiān) 營(yíng)業(yè)執(zhí)照