free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實付商品金額<300元時,該筆訂單按2元/SKU加收服務(wù)費,感謝您的關(guān)注與支持!
    首頁產(chǎn)品索引MC100LVEL40

    MC100LVEL40

    購買收藏
    ?Phase - Frequency Detector, Differential, ECL, 3.3 V / 5.0 V

    制造商:ON

    中文數(shù)據(jù)手冊

    產(chǎn)品信息

    The MC100LVEL40 is a three state phase frequency-detector intended for phase-locked loop applications which require a minimum amount of phase and frequency difference at lock. Advanced design significantly reduces the dead zone of the detector. For proper operation, the input edge rate of the R and V inputs should be less than 5 ns. The device is designed to work with a 3.3 V power supply.
    When the reference (R) and the feedback (FB) inputs are unequal in frequency and/or phase the differential up (U) and down (D) outputs will provide pulse streams which when subtracted and integrated provide an error voltage for control of a VCO.
    The V
    pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V
    as a switching reference voltage. V
    may also rebias AC coupled inputs. When used, decouple V
    and V
    via a 0.01 5F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V
    should be left open.
    For application information, see AND8040/D, "Phase Lock Loop Operation."
    The 100 Series Contains Temperature Compensation
    • 250MHz Typical Bandwidth
    • ESD Protection: >2 KV HBM
    • PECL Mode Operating Range: V
    • = 3.0 V to 5.5 V
    • with V
    • = 0 V
    • NECL Mode Operating Range: V
    • = 0 V
    • with V
    • = -3.0 V to -5.5 V
    • Internal Input Pulldown Resistors
    • Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
    • Flammability Rating: UL-94 code V-0 @ 1/8",
    • Oxygen Index 28 to 34
    • Transistor Count = 356 devices
    • Pb-Free Packages are Available

    電路圖、引腳圖和封裝圖

    在線購買

    型號制造商描述購買
    MC100LVEL40DWGONMC100LVEL40 是一款三態(tài)相位頻率檢測器,用于在鎖定時需要最低相位和頻率差異的鎖相環(huán)應(yīng)用。先進設(shè)計明顯減少了該檢測器的死區(qū)。為了實現(xiàn)正確運行,R 和 V 輸入的輸入邊速率應(yīng)小于 5 ns。該器件設(shè)計使用 3.3 V 電源。當參考 (R) 和反饋 (FB) 輸入的頻率和/或相位不同時,差分 UP (U) 和 DOWN (D) 輸出將提供脈沖流,如果減去和集成這些脈沖流則會提供用于控制 VCO 的誤差電壓。僅為此器件提供 VBB 引腳,即內(nèi)部產(chǎn)生的供應(yīng)電壓。對于單端輸入的情況,將未使用的差分輸入聯(lián)接至 VBB,作為開關(guān)參考電壓。VBB 還可將 AC 耦合輸入重偏置。使用時,通過 0.01 5F 電容器對 VBB 和 VCC 進行去耦合,并將源電流或汲電流限制為 0.5 mA。不使用時,VBB 應(yīng)保持開路。有關(guān)應(yīng)用信息,請參見 AND8040/D“鎖相環(huán)運行”。100 系列包含溫度補償。 立即購買
    MC100LVEL40DWR2GONIC DETECT PHASE-FREQ ECL 20-SOIC 立即購買

    技術(shù)資料

    標題類型大?。↘B)下載
    AC Characteristics of ECL DevicesPDF896 點擊下載
    ECL Clock Distribution TechniquesPDF54 點擊下載
    Interfacing Between LVDS and ECLPDF121 點擊下載
    Designing with PECL (ECL at +5.0 V)PDF102 點擊下載
    The ECL Translator GuidePDF142 點擊下載
    Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 點擊下載
    ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 點擊下載
    Storage and Handling of Drypack Surface Mount DevicePDF49 點擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    MC100EPT24MCP4728MCP1322MC74VHCT157A
    MCP1257MCP3422MIC2151MC14049B
    MC74HC73AMMBTA13LMCP87130MC74HC273A
    MIC2800MC10EP016MCP3302MCP6441
    MIC2182MJL4281AMC14020BMD1812
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號工商網(wǎng)監(jiān)認證 工商網(wǎng)監(jiān) 營業(yè)執(zhí)照