free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對(duì)一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實(shí)付商品金額<300元時(shí),該筆訂單按2元/SKU加收服務(wù)費(fèi),感謝您的關(guān)注與支持!
    首頁(yè)產(chǎn)品索引MC100LVE111

    MC100LVE111

    購(gòu)買收藏
    9 Differential Clock Driver

    制造商:ON

    中文數(shù)據(jù)手冊(cè)

    產(chǎn)品信息

    The MC100LVE111 is a low skew 1-to-9 differential driver, designed with clock distribution in mind. The MC100LVE111's function and performance are similar to the popular MC100E111, with the added feature of low voltage operation. It accepts one signal input, which can be either differential or single-ended if the V
    output is used. The signal is fanned out to 9 identical differential outputs.
    The LVE111 is specifically designed, modeled and produced with low skew as the key goal. Optimal design and layout serve to minimize gate to gate skew within a device, and empirical modeling is used to determine process control limits that ensure consistent tpd distributions from lot to lot. The net result is a dependable, guaranteed low skew device.
    To ensure that the tight skew specification is met it is necessary that both sides of the differential output are terminated into 50 W, even if only one side is being used. In most applications, all nine differential pairs will be used and therefore terminated. In the case where fewer than nine pairs are used, it is necessary to terminate at least the output pairs on the same package side as the pair(s) being used on that side, in order to maintain minimum skew. Failure to do this will result in small degradations of propagation delay (on the order of 10-20 ps) of the output(s) being used which, while not being catastrophic to most designs, will mean a loss of skew margin.
    The MC100LVE111, as with most other ECL devices, can be operated from a positive V
    supply in PECL mode. This allows the LVE111 to be used for high performance clock distribution in +3.3 V systems. Designers can take advantage of the LVE111's performance to distribute low skew clocks across the backplane or the board. In a PECL environment, series or Thevenin line terminations are typically used as they require no additional power supplies. For systems incorporating GTL, parallel termination offers the lowest powe
    • 200ps Part-to-Part Skew.
    • 50ps Output-to-Output Skew
    • ESD Protection: >2 KV HBM, >200 V MM
    • The 100 Series Contains Temperature Compensation
    • PECL Mode Operating Range: VCC= 3.0 V to 3.8 V with VEE = 0 V
    • NECL Mode Operating Range: VCC= 0 V with VEE= -3.0 V to -3.8 V
    • Internal Input Pulldown Resistors
    • Q Output will Default LOW with Inputs Open or at VEE
    • Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
    • Moisture Sensitivity Level 1 For Additional Information, see Application Note AND8003/D
    • Flammability Rating: UL-94 code V-0 @ 1/8", Oxygen Index 28 to 34
    • Transistor Count = 250 devices
    • Pb-Free Packages are Available

    電路圖、引腳圖和封裝圖

    在線購(gòu)買

    型號(hào)制造商描述購(gòu)買
    MC100LVE111FNR2GONIC CLK BUFFER 1:9 1.5GHZ 28PLCC 立即購(gòu)買
    MC100LVE111FNGONMC100LVE111 是一款低歪曲率 1:9 雙路差分驅(qū)動(dòng)器,在設(shè)計(jì)時(shí)考慮到時(shí)鐘分發(fā)。MC100LVE111 的功能和性能與受歡迎的 MC100E111 類似,增加了低壓運(yùn)行特性。它接受一個(gè)信號(hào)輸入,如果使用 VBB 輸出,可以為差分或單端。信號(hào)被扇出為 9 個(gè)相同的差分輸出。LVE111 以低歪曲率為主要目標(biāo)進(jìn)行專門設(shè)計(jì)、建模和生產(chǎn)。優(yōu)化的設(shè)計(jì)和布局有助于最大程度減小器件內(nèi)的門極-門極歪曲率,使用經(jīng)驗(yàn)建模來(lái)確定過(guò)程控制限值,確保批次之間一致的 tpd 分發(fā)。因此產(chǎn)生了可靠的保證低歪曲率器件。為了確保符合嚴(yán)格的歪曲率規(guī)格要求,差分輸出的兩側(cè)均同樣端接到 50W,即使只使用一側(cè)也是如此。在大多數(shù)應(yīng)用中,將使用所有九個(gè)差分對(duì),因此進(jìn)行端接。如果無(wú)需使用九對(duì),則需要在與要使用對(duì)相同的封裝側(cè)至少端接輸出對(duì),這樣才能保持最小歪曲率。如果不這樣將導(dǎo)致所使用輸出傳播延遲的小型降級(jí)(以 10-20 ps 為階度),雖然這種情況對(duì)于大多數(shù)設(shè)計(jì)來(lái)說(shuō)不是大問(wèn)題,但也意味著歪曲率裕度的丟失。MC100LVE111 與大多數(shù)其他 ECL 器件相同,可以 PECL 模式,基于正向 VCC 電源運(yùn)行。因此,在 +3.3 V 系統(tǒng)中使用 LVE111 可實(shí)現(xiàn)高性能的時(shí)鐘分發(fā)。設(shè)計(jì)人員可以利用 LVE111 的性能在背面電極或板上分發(fā)低歪曲率時(shí)鐘。在 PECL 環(huán)境串聯(lián)或戴維南線路中,通常使用端接,因?yàn)樗鼈儫o(wú)需額外的電源。對(duì)于結(jié)合了 GTL 的系統(tǒng),并行端接提供了最低功耗 立即購(gòu)買

    技術(shù)資料

    標(biāo)題類型大?。↘B)下載
    AC Characteristics of ECL DevicesPDF896 點(diǎn)擊下載
    ECL Clock Distribution TechniquesPDF54 點(diǎn)擊下載
    Interfacing Between LVDS and ECLPDF121 點(diǎn)擊下載
    Designing with PECL (ECL at +5.0 V)PDF102 點(diǎn)擊下載
    The ECL Translator GuidePDF142 點(diǎn)擊下載
    Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 點(diǎn)擊下載
    ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 點(diǎn)擊下載
    Storage and Handling of Drypack Surface Mount DevicePDF49 點(diǎn)擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    MCP37231-200MC14175BMC74ACT540MC74HC251A
    MCP9904MC74AC652MCP1318MCP6566
    MCP47FEB22MIC2169AMC14174BMC10H123
    MM74HCT138MC33166MMBF5457MC74HC393A
    MC1413MC100LVEL40MCP14A0052MCP6S92
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號(hào)工商網(wǎng)監(jiān)認(rèn)證 工商網(wǎng)監(jiān) 營(yíng)業(yè)執(zhí)照