free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對(duì)一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實(shí)付商品金額<300元時(shí),該筆訂單按2元/SKU加收服務(wù)費(fèi),感謝您的關(guān)注與支持!
    首頁產(chǎn)品索引MC100EL38

    MC100EL38

    購買收藏
    ?5.0 V ECL ÷2, ÷4, ÷8 Clock Generation Chip

    制造商:ON

    中文數(shù)據(jù)手冊

    產(chǎn)品信息

    The MC100EL38 is a low skew divide by 2, divide by 4/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal.
    The V
    pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V
    as a switching reference voltage. V
    may also rebias AC coupled inputs. When used, decouple V
    and V
    via a 0.01 F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V
    should be left open.
    The common enable (ENbar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.
    The Phase_Out output will go HIGH for one clock cycle whenever the divide by 2 and the divide by 4/6 outputs are both transitioning from a LOW to a HIGH. This output allows for clock synchronization within the system.
    Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple EL38s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one EL38, the MR pin need not be exercised as the internal divider design ensures synchronization bet
    • 50 ps Output-to-Output Skew
    • Synchronous Enable/Disable
    • Master Reset for Synchronization
    • ESD Protection: > 2 KV HBM, > 100 V MM
    • The 100 Series Contains Temperature Compensation
    • PECL Mode Operating Range: V
    • = 4.2 V to 5.7 V with V
    • = 0 V
    • NECL Mode Operating Range: V
    • = 0 V with V
    • = -4.2 V to -5.7 V
    • Internal Input Pulldown Resistors on CLK, ENbar, MR, and DIVSEL
    • Q Output will Default LOW with Inputs Open or at V
    • Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
    • Flammability Rating: UL-94 code V-0 @ 1/8", Oxygen Index 28 to 34
    • Transistor Count = 388 devices
    • Pb-Free Packages are Available

    電路圖、引腳圖和封裝圖

    在線購買

    型號(hào)制造商描述購買
    MC100EL38DWR2GONMC100EL38 是一款低歪曲率 2 分頻、4/6 分頻時(shí)鐘生成芯片進(jìn)行分頻,明確適用于低歪曲率時(shí)鐘生成應(yīng)用。內(nèi)部分頻器互相同步,因此公共輸出邊全部精確對(duì)齊。該器件可由差分或單端 ECL 驅(qū)動(dòng),如果使用正向電源,則由 PECL 輸入信號(hào)驅(qū)動(dòng)。僅為此器件提供 VBB 引腳,即內(nèi)部產(chǎn)生的供應(yīng)電壓。對(duì)于單端輸入情況,未使用的差分輸入將作為開關(guān)參考電壓聯(lián)接 VBB。VBB 還可將 AC 耦合輸入重偏置。使用時(shí),通過 0.01 F 電容器對(duì) VBB 和 VCC 進(jìn)行去耦合,并將源或汲電流限制為 0.5 mA。不使用時(shí),VBB 應(yīng)保持開路。公共啟用 (ENbar) 是同步的,因此內(nèi)部分頻器僅在內(nèi)部時(shí)鐘已在低電平狀態(tài)時(shí)啟用/禁用。這樣會(huì)避免當(dāng)設(shè)備啟用/禁用時(shí)在內(nèi)部時(shí)鐘上產(chǎn)生短時(shí)鐘脈沖,這種情況可能發(fā)生在異步控制中。內(nèi)部矮脈沖可能導(dǎo)致內(nèi)部分頻器級(jí)之間的同步丟失。內(nèi)部啟用觸發(fā)器在輸入時(shí)鐘的下降邊進(jìn)行計(jì)時(shí),因此,所有相關(guān)規(guī)格限制都參考到時(shí)鐘輸入的負(fù)邊。每當(dāng) 2 分頻 4/6 輸出分頻均從低電平轉(zhuǎn)換為高電平時(shí),Phase_Out 輸出都將進(jìn)入高電平一個(gè)時(shí)鐘周期。此輸出可實(shí)現(xiàn)系統(tǒng)內(nèi)的時(shí)鐘同步。啟動(dòng)時(shí),內(nèi)部觸發(fā)器將達(dá)到隨機(jī)狀態(tài);因此,對(duì)于使用多個(gè) EL38 的系統(tǒng)來說,必須斷定主時(shí)鐘重置 (MR) 輸入以確保同步。對(duì)于僅使用一個(gè) EL38 的系統(tǒng),不需要作為內(nèi)部分頻器設(shè)計(jì)運(yùn)行的 MR 引腳將確保同步。 立即購買

    技術(shù)資料

    標(biāo)題類型大?。↘B)下載
    AC Characteristics of ECL DevicesPDF896 點(diǎn)擊下載
    ECL Clock Distribution TechniquesPDF54 點(diǎn)擊下載
    Interfacing Between LVDS and ECLPDF121 點(diǎn)擊下載
    Designing with PECL (ECL at +5.0 V)PDF102 點(diǎn)擊下載
    The ECL Translator GuidePDF142 點(diǎn)擊下載
    Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 點(diǎn)擊下載
    ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 點(diǎn)擊下載
    Storage and Handling of Drypack Surface Mount DevicePDF49 點(diǎn)擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    MJD128MC100EL57MCP9501MC14022B
    MC14559BMIC2124MDC3105MC74LCX158
    MIC3287MC74HC04Amt6517MC74AC373
    MC10LVEP16MC10H135MC33163MCP9600
    MP1584EN-LF-ZMAX708MC74LCX16245MM74HC573
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號(hào)工商網(wǎng)監(jiān)認(rèn)證 工商網(wǎng)監(jiān) 營業(yè)執(zhí)照