free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實付商品金額<300元時,該筆訂單按2元/SKU加收服務(wù)費,感謝您的關(guān)注與支持!
    首頁產(chǎn)品索引CDCE949-Q1

    CDCE949-Q1

    購買收藏
    具有 2.5V 或 3.3V LVCMOS 輸出的可編程 4 PLL VCXO 時鐘合成器

    制造商:TI

    產(chǎn)品信息

    描述The CDCE949 is amodular PLL-based low-cost high-performance programmable clock synthesizer, multiplier, and divider. It generates up to 9?output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 230?MHz, using up to four independent configurable PLLs. The CDCE949 has separate output supply pins, VDDOUT, of 2.5?V to 3.3?V.The input accepts an external crystal or LVCMOS clock signal. If an external crystal is used, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0 to 20?pF. Additionally, an on-chip VCXO is selectable, allowing synchronization of the output frequency to an external control signal, that is, a PWM signal. The deep M/N divider ratio allows the generation of zero-ppm audio/video, networking (WLAN, BlueTooth?, Ethernet, GPS) or Interface (USB, IEEE1394, Memory Stick) clocks from a reference input frequency, such as 27?MHz. All PLLs support SSC (Spread-Spectrum Clocking). SSC can be Center-Spread or Down-Spread clocking. This is a common technique to reduce electro-magnetic interference (EMI). Based on the PLL frequency and the divider settings, the internal loop-filter components are automatically adjusted to achieve high stability, and to optimize the jitter-transfer characteristics of each PLL. The device supports non-volatile EEPROM programming for easy customization of the device to the application. It is preset to a factory-default configuration (see the Default device Configuration section). It can be reprogrammed to a different application configuration before PCB assembly, or reprogrammed by in-system programming. All device settings are programmable through the SDA/SCL bus, a 2-wire serial interface. Three programmable control inputs, S0, S1 and S2, can be used to control various aspects of operation including frequency selection, changing the SSC parameters to lower EMI, PLL bypass, power down, and choosing between low level or 3-state for the output-disable function. The CDCE949 operates in a 1.8?V environment. It operates within a temprateure range of –40°C to 125°C.特性 Qualified for Automotive Applications Member of Programmable Clock Generator Family CDCE913/CDCEL913: 1 PLLs, 3 Outputs CDCE925/CDCEL925: 2 PLLs, 5 Outputs CDCE937/CDCEL937: 3 PLLs, 7 Outputs CDCE949: 4 PLLs, 9 Outputs In-System Programmability and EEPROM Serial Programmable Volatile RegisterNon-Volatile EEPROM to Store Customer Settings Highly Flexible Clock Driver Three User-Definable Control Inputs [S0/S1/S2]; e.g,. SSC-Selection, Frequency Switching, Output Enable or Power Down Generates Highly-Accurate Clocks for Video, Audio, USB, IEEE1394, RFID, Generates Common Clock Frequencies Used with TI DaVinci?, OMAP?, DSPs BlueTooth?, WLAN, Ethernet and GPS Programmable SSC Modulation Enables 0-PPM Clock GenerationSelectable Output Frequency up to 230?MHz Flexible Input Clocking Concept External Crystal: 8 to 32 MHz On-Chip VCXO: Pull-Range ±150 ppm Single-Ended LVCMOS up to 160?MHz Low-Noise PLL Core Integrated PLL Loop Filter ComponentsVery Low Period Jitter (typ 60 ps) Separate Output Supply Pins 3.3 V and 2.5 V 1.8 V Device Power Supply Latch-Up Performace Meets 100 mAPer JESD 78, Class I Wide Temperature Range –40°C to 125°C Packaged in TSSOPDevelopment and Programming Kit for Ease PLL Design and Programming (TI-Pro Clock) APPLICATIONS D-TV, HD-TV, STB, IP-STB, DVD-Player, DVD-Recorder, Printer General Purpose Frequency Synthesizing

    電路圖、引腳圖和封裝圖

    在線購買

    型號制造商描述購買
    CDCE949QPWRQ1TICDCE949-Q1 具有 2.5V 或 3.3V LVCMOS 輸出的 AEC-Q100 可編程 4-PLL VCXO 時鐘合成器 立即購買

    技術(shù)資料

    標題類型大小(KB)下載
    Crystal or Crystal Oscillator Replacement with Silicon DevicesPDF894 點擊下載
    VCXO Application Guideline for CDCE(L)9xx FamilyPDF107 點擊下載
    General I2C / EEPROM usage for the CDCE(L)9xx familyPDF40 點擊下載
    Troubleshooting I2CPDF184 點擊下載
    Usage of I2C for CDCE(L)949, CDCE(L)937, CDCE(L)925, CDCE(L)913PDF297 點擊下載
    Generating Low Phase-Noise Clocks for Audio Data Converters from Low FrequencyPDF860 點擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    C1005X5R1V474K050BCCAV24C32CESD5V0APCSD85302L
    CL325C0402C102K5RACTUCL330CAT5273
    CAV93C46CS8190CM1235C1005X7R1E223K050BB
    C3030WR-2x5PCL520CAT6241CAT1026
    CAT1022CAT25010CSD25481F4CAT93C46
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號工商網(wǎng)監(jiān)認證 工商網(wǎng)監(jiān) 營業(yè)執(zhí)照