free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對一優(yōu)質(zhì)服務,即日起,元器件訂單實付商品金額<300元時,該筆訂單按2元/SKU加收服務費,感謝您的關注與支持!
    首頁產(chǎn)品索引MC10EL15

    MC10EL15

    購買收藏
    4, ECL, 5.0 V

    制造商:ON

    中文數(shù)據(jù)手冊

    產(chǎn)品信息

    The MC10EL/100EL15 is a low skew 1:4 clock distribution chip designed explicitly for low skew clock distribution applications. The device can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. If a single-ended input is to be used the V
    output should be connected to the CLK input and bypassed to ground via a 0.01 F capacitor. The V
    output is designed to act as the switching reference for the input of the EL15 under single-ended input conditions, as a result this pin can only source/sink up to 0.5mA of current.
    The EL15 features a multiplexed clock input to allow for the distribution of a lower speed scan or test clock along with the high speed system clock. When LOW (or left open and pulled LOW by the input pulldown resistor) the SEL pin will select the differential clock input.
    The common enable (ENbar) is synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. This avoids any chance of generating a runt clock pulse when the device is enabled/disabled as can happen with an asynchronous control. The internal flip flop is clocked on the falling edge of the input clock, therefore all associated specification limits are referenced to the negative edge of the clock input.
    The 100 series contains temperature compensation.
    • 50ps Output-to-Output Skew
    • Synchronous Enable/Disable
    • Multiplexed Clock Input
    • ESD Protection: > 1 KV HBM, > 100 V MM
    • PECL Mode Operating Range: V
    • = 4.2 V to 5.7 V with V
    • = 0 V
    • NECL Mode Operating Range: V
    • = 0 V with V
    • = -4.2 V to -5.7 V
    • Internal Input Pulldown Resistors on CLKs, SCLK, SEL, and ENbar.
    • Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
    • Moisture Sensitivity Level 1
    • For Additional Information, see Application Note AND8003/D
    • Flammability Rating: UL-94 code V-0 @ 1/8", Oxygen Index 28 to 34
    • Transistor Count = 103 devices
    • Pb-Free Packages are Available

    電路圖、引腳圖和封裝圖

    在線購買

    型號制造商描述購買
    MC10EL15DGONIC CLK BUFFER 2:4 1.25GHZ 16SOIC 立即購買
    MC10EL15DR2GONMC10EL/100EL15 是一款低歪曲率 1:4 分發(fā)芯片,明確適用于低歪曲率時鐘分發(fā)應用。該器件可由差分或單端 ECL 驅(qū)動,如果使用正向電源,則由 PECL 輸入信號驅(qū)動。如果要使用單端輸入,則應該將 VBB 輸出聯(lián)接 CLK 輸入,并通過 0.01 F 電容器將旁通接地。VBB 輸出適合用作單端輸入條件下 EL15 輸入的開關參考,因此此引腳僅源/汲 0.5mA 電流。EL15 具有多路復用時鐘輸入,可用于分發(fā)更低速掃描或測試時鐘以及高速系統(tǒng)時鐘。處于低電平(或保持開路并由輸入下拉電阻拉為低電平)時,SEL 引腳將選擇差分時鐘輸入。公共啟用 (ENbar) 同步,因此輸出僅在處于低電平狀態(tài)時才啟用/禁用。這樣會避免當設備啟用/禁用時產(chǎn)生短時鐘脈沖,這種情況可能發(fā)生在異步控制中。內(nèi)部觸發(fā)器在輸入時鐘的下降邊進行計時,因此,所有相關規(guī)格限制都參考到時鐘輸入的負邊。100 系列包含溫度補償。 立即購買

    技術資料

    標題類型大?。↘B)下載
    AC Characteristics of ECL DevicesPDF896 點擊下載
    ECL Clock Distribution TechniquesPDF54 點擊下載
    Interfacing Between LVDS and ECLPDF121 點擊下載
    Designing with PECL (ECL at +5.0 V)PDF102 點擊下載
    The ECL Translator GuidePDF142 點擊下載
    Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 點擊下載
    ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 點擊下載
    Storage and Handling of Drypack Surface Mount DevicePDF49 點擊下載

    應用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    MCP1700MCP6549MC100E104MCP3903
    MAX7219MCP3425MCP47FVB01MCP1631V
    MIC2166MJE15035MCP48FEB12MCP2004
    MCP6G01UMC34167MCP3918MC100LVEP11
    MIC2287CMJH6284MIC2785MJE15028
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號工商網(wǎng)監(jiān)認證 工商網(wǎng)監(jiān) 營業(yè)執(zhí)照