free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對(duì)一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實(shí)付商品金額<300元時(shí),該筆訂單按2元/SKU加收服務(wù)費(fèi),感謝您的關(guān)注與支持!
    首頁產(chǎn)品索引MC100LVEP34

    MC100LVEP34

    購(gòu)買收藏
    ?2.5 V / 3.3 V ECL ÷2, ÷4, ÷8 Clock Generation Chip

    制造商:ON

    中文數(shù)據(jù)手冊(cè)

    產(chǎn)品信息

    The MC100LVEP34 is a low skew DIV2, DIV4, DIV8 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers aresynchronous to each other, therefore, the common output edges are all preciselyaligned. The V
    pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V
    as a switching reference voltage. V
    may also rebias AC coupled inputs. When used, decouple V
    and V
    via a 0.01 uF capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V
    should be left open.
    The common enable (ENbar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock; therefore, all associated specification limits are referenced to the negative edge of the clock input.
    Upon startup, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as multiple LVEP34s in a system.Single-ended CLK input operation is limited to a V
    of ≥ 3.0 V in PECL mode, or V
    ≤ -3.0 V in NECL mode.
    • 35 ps Output-to-Output Skew
    • Synchronous Enable/Disable
    • Master Reset for Synchronization
    • The 100 Series Contains Temperature Compensation.
    • PECL Mode Operating Range: V
    • = 2.375 V to 3.8 V with V
    • = 0 V
    • NECL Mode Operating Range: V
    • = 0 V with V
    • = -2.375 V to -3.8 V
    • Open Input Default State
    • LVDS Input Compatible

    電路圖、引腳圖和封裝圖

    在線購(gòu)買

    型號(hào)制造商描述購(gòu)買
    MC100LVEP34DR2GONIC CLOCK GEN ECL 2/4/8 16SOIC 立即購(gòu)買
    MC100LVEP34DTR2GON 立即購(gòu)買
    MC100LVEP34DGON 立即購(gòu)買
    MC100LVEP34DTGON 立即購(gòu)買

    技術(shù)資料

    標(biāo)題類型大?。↘B)下載
    TSSOP-16PDF40 點(diǎn)擊下載
    MC100LVEP34_BD.GIFUNKNOW13 點(diǎn)擊下載
    MC100LVEP34_PKG.GIFUNKNOW18 點(diǎn)擊下載
    AC Characteristics of ECL DevicesPDF896 點(diǎn)擊下載
    ECL Clock Distribution TechniquesPDF54 點(diǎn)擊下載
    Interfacing Between LVDS and ECLPDF121 點(diǎn)擊下載
    Designing with PECL (ECL at +5.0 V)PDF102 點(diǎn)擊下載
    The ECL Translator GuidePDF142 點(diǎn)擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    MIC7221MCP19117MCP3903MC10EL05
    MCP6V06mt6517MCP2035MIC2111B
    MMBF4117MJ15025MIC44F20MC10H102
    MC14516BMC14569BMC100EP210SMCP616
    MCP1405MMBFJ309LMC14018BMCP1316
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號(hào)工商網(wǎng)監(jiān)認(rèn)證 工商網(wǎng)監(jiān) 營(yíng)業(yè)執(zhí)照