free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對(duì)一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實(shí)付商品金額<300元時(shí),該筆訂單按2元/SKU加收服務(wù)費(fèi),感謝您的關(guān)注與支持!
    首頁產(chǎn)品索引MC100H680

    MC100H680

    購買收藏
    ?4-Bit Differential ECL Bus/TTL Bus Transceiver

    制造商:ON

    中文數(shù)據(jù)手冊(cè)

    產(chǎn)品信息

    The MC10H/100H680 is a dual supply 4-bit differential ECL bus to TTL bus transceiver. It is designed to allow the system designer to no longer be limited in bus speed associated with standard TTL busses. Using a differential ECL Bus will increase the frequency of operation and increase noise immunity.
    Both the TTL and the ECL ports are capable of driving a bus. The ECL outputs have the ability to drive 25 ?, allowing both ends of the bus line to be terminated in the characteristic impedance of 50 ?. The TTL outputs are specified to source 15mA and sink 48 mA, allowing the ability to drive highly capacitive loads.
    The ECL output levels are V
    approximately equal to -1.0V and V
    cutoff equal to -2.0 V (VTT). When the ECL ports are disabled both EIOx and EIOxB go to the V
    cutoff level. The ECL input receivers have special circuitry which detects this disabled condition, prevents oscillation, and forces the TTL output to the low state. The noise margin in this disabled state is greater than 600 mV. Multiple ECL V
    pins are utilized to minimize switching noise.
    The TTL ports have standard levels. The TTL input receivers have PNP input devices to significantly reduce loading. Multiple TTL power and ground pins are utilized to minimize switching noise.
    The control pins (EDIR and ECEB) of the 10H version is compatible with MECL 10H ECL logic levels. The control pins of the 100H version are compatible with 100K levels.
    • Differential ECL Bus (25
    • ) I/O Ports
    • High Drive TTL Bus I/O Ports Pin Symbol
    • Extra TTL and ECL Power/Ground Pins to Minimize 1 GT1 Switching Noise 2 TIO0
    • Dual Supply 3 TDIR
    • Direction and Chip Enable Control Pins 4 EDIR 5 EIO0 6 VCCO1
    • Pb-Free Packages are Available

    電路圖、引腳圖和封裝圖

    在線購買

    型號(hào)制造商描述購買
    MC100H680FNGONIC TXRX 4BIT DUAL ECL-TTL 28PLCC 立即購買

    技術(shù)資料

    標(biāo)題類型大?。↘B)下載
    AC Characteristics of ECL DevicesPDF896 點(diǎn)擊下載
    ECL Clock Distribution TechniquesPDF54 點(diǎn)擊下載
    Interfacing Between LVDS and ECLPDF121 點(diǎn)擊下載
    Designing with PECL (ECL at +5.0 V)PDF102 點(diǎn)擊下載
    The ECL Translator GuidePDF142 點(diǎn)擊下載
    Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 點(diǎn)擊下載
    Interfacing with ECLinPSPDF72 點(diǎn)擊下載
    Termination of ECL Logic DevicesPDF176 點(diǎn)擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    MC100EL15MC10EP05MJW21193MIC5801
    MCP19119MCP3208MIC1810MIC3263
    MC33067MC74HC240AMCP6567MC74VHC1G14
    MSP430F149MC34074AMCP48FVB11MCP3422
    MIC3839MCP1790MC74HC151AMCP795W20
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號(hào)工商網(wǎng)監(jiān)認(rèn)證 工商網(wǎng)監(jiān) 營業(yè)執(zhí)照