free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對(duì)一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實(shí)付商品金額<300元時(shí),該筆訂單按2元/SKU加收服務(wù)費(fèi),感謝您的關(guān)注與支持!
    首頁(yè)產(chǎn)品索引LMK04828

    LMK04828

    購(gòu)買收藏
    超低抖動(dòng)合成器和抖動(dòng)消除器

    制造商:TI

    產(chǎn)品信息

    描述 The LMK0482x family is the industry?s highest performance clock conditioner with JEDEC JESD204B support.The 14 clock outputs from PLL2 can be configured to drive seven JESD204B converters or other logic devices using device and SYSREF clocks. SYSREF can be provided using both DC and AC coupling. Not limited to JESD204B applications, each of the 14 outputs can be individually configured as high performance outputs for traditional clocking systems. The high performance combined with features like the ability to trade off between power or performance, dual VCOs, dynamic digital delay, holdover, and glitchless analog delay make the LMK0482x family ideal for providing flexible high performance clocking trees.特性JEDEC JESD204B Support Ultra-Low RMS Jitter 88 fs RMS Jitter (12 kHz to 20 MHz) 91 fs RMS Jitter (100 Hz to 20 MHz) ?162.5 dBc/Hz Noise Floor at 245.76 MHz Up to 14 Differential Device Clocks from PLL2 Up to 7 SYSREF Clocks Maximum Clock Output Frequency 3.1 GHz LVPECL, LVDS, HSDS, LCPECL Programmable Outputs from PLL2 Up to 1 Buffered VCXO/Crystal Output from PLL1 LVPECL, LVDS, 2xLVCMOS Programmable Dual Loop PLLatinum? PLL Architecture PLL1 Up to 3 Redundant Input Clocks Automatic and Manual Switch-Over Modes Hitless Switching and LOS Integrated Low-Noise Crystal Oscillator Circuit Holdover mode when Input Clocks are Lost PLL2 Normalized [1 Hz] PLL Noise Floor of ?227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Two Integrated Low-Noise VCOs 50% Duty Cycle Output Divides, 1 to 32 (even and odd) Precision Digital Delay, Dynamically Adjustable 25 ps Step Analog Delay Multi-mode: Dual PLL, single PLL, and Clock Distribution Industrial Temperature Range: ?40 to 85°C Supports 105°C PCB Temperature (Measured at Thermal Pad) 3.15-V to 3.45-V Operation Package: 64-pin QFN (9.0 × 9.0 × 0.8 mm)

    電路圖、引腳圖和封裝圖

    在線購(gòu)買

    型號(hào)制造商描述購(gòu)買
    LMK04828BISQX/NOPBTILMK04828 具有集成式 2370 至 2630MHz VCO0 且符合 JESD204B 標(biāo)準(zhǔn)的超低噪聲時(shí)鐘抖動(dòng)消除器 立即購(gòu)買
    LMK04828BISQE/NOPBTI時(shí)鐘發(fā)生器/PLL頻率合成器 2.37GHz~2.63GHz 3.15V~3.45V WQFN64_9X9MM_EP 立即購(gòu)買
    LMK04828BISQ/NOPBTI時(shí)鐘發(fā)生器/PLL頻率合成器 2.37GHz~2.63GHz 3.15V~3.45V WQFN64_9X9MM_EP 立即購(gòu)買

    技術(shù)資料

    標(biāo)題類型大小(KB)下載
    2015 年第 2 季度模擬應(yīng)用期刊PDF3072 點(diǎn)擊下載
    JESD204B 多器件同步:分解要求 PDF1021 點(diǎn)擊下載
    何時(shí)選擇JESD204B接口?PDF536 點(diǎn)擊下載
    JESD204B串行接口時(shí)鐘需要及其實(shí)現(xiàn)PDF737 點(diǎn)擊下載
    RF Sampling ADC with 800MHz of IBW LTEPDF846 點(diǎn)擊下載
    LMK04828 as a clock source for the ADS42JB69PDF1393 點(diǎn)擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    LA6586FALC06111TMTLC87FC096ALMH5401
    LC75829PWLM336Z25LM140QMLLMH1208
    LMP90077LM78L05ALM1875LMX2571
    LV5239TALF442QMLLM7918LM311-N
    LV5609VLF398-NLM317TLC87F1D64A
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號(hào)工商網(wǎng)監(jiān)認(rèn)證 工商網(wǎng)監(jiān) 營(yíng)業(yè)執(zhí)照