尊敬的客戶:為給您持續(xù)提供一對一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實(shí)付商品金額<300元時(shí),該筆訂單按2元/SKU加收服務(wù)費(fèi),感謝您的關(guān)注與支持!
LMK04808
具有雙環(huán) PLL 的 LMK04800 系列低噪聲時(shí)鐘抖動消除器
制造商:TI
產(chǎn)品信息
描述 The LMK0480x family is the industry?s highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum? PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)
電路圖、引腳圖和封裝圖
在線購買
技術(shù)資料
2025-08-12
2018-06-13
SAW示波器和LMK03328的鏈路設(shè)計(jì)在當(dāng)今世界,互聯(lián)網(wǎng)數(shù)據(jù)流量不斷上升,移動設(shè)備的使用也呈爆炸式的增長,對于處理快速增長的數(shù)據(jù)和視頻數(shù)據(jù)流量的電信基礎(chǔ)設(shè)施的需求變得越來與具有挑戰(zhàn)性。根據(jù)思科可視網(wǎng)絡(luò)互聯(lián)指數(shù)全球IP流量預(yù)測,2014-2019,到2018年...
2018-05-16
采用系統(tǒng)參考模式設(shè)計(jì)JESD204B時(shí)鐘...及如何用它們來最大限度地提高JESD204B時(shí)鐘方案的性能。 LMK04821系列器件為該話題提供了很好的范例研究素材,因?yàn)樗鼈兪歉咝阅艿碾p環(huán)路抖動清除器,可在具有器件和SYSREF時(shí)鐘的子類1時(shí)鐘方案里驅(qū)動多達(dá)七個(gè)JESD204B轉(zhuǎn)換器或邏...
2017-11-17
2019-06-20
2024-04-12
204B實(shí)戰(zhàn)應(yīng)用-LMK04821代碼詳解(二)...天給各位大俠帶來一篇項(xiàng)目開發(fā)經(jīng)驗(yàn)分享“基于JESD204B的LMK04821芯片項(xiàng)目開發(fā)”第二篇,這是本人實(shí)打?qū)嵉捻?xiàng)目開發(fā)經(jīng)驗(yàn),希望可以給有需要的大俠提供一些參考學(xué)習(xí)作用。 以后機(jī)會多多,慢慢分享一些項(xiàng)目開發(fā)以及學(xué)習(xí)方面的...
2021-10-08
FPGA項(xiàng)目開發(fā)精選:204B實(shí)戰(zhàn)應(yīng)用-LMK04821代碼詳解我們在配置LMK04821寄存器時(shí),要驗(yàn)證配置寄存器操作是否正確,就要有寫有讀,在對應(yīng)的寄存器內(nèi)寫入對應(yīng)的數(shù)值,然后進(jìn)行讀操作,觀察正確性。本次設(shè)計(jì)是在vivado環(huán)境下進(jìn)行設(shè)計(jì),通過添加VIO的IP核,來控制讀寫操作。同時(shí),添加ILA配合VIO來進(jìn)行讀寫數(shù)據(jù)操作的觀測。別的開發(fā)環(huán)境下思路一樣。
2023-01-05