free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實(shí)付商品金額<300元時(shí),該筆訂單按2元/SKU加收服務(wù)費(fèi),感謝您的關(guān)注與支持!
    首頁產(chǎn)品索引LMK04808

    LMK04808

    購買收藏
    具有雙環(huán) PLL 的 LMK04800 系列低噪聲時(shí)鐘抖動消除器

    制造商:TI

    產(chǎn)品信息

    描述 The LMK0480x family is the industry?s highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum? PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)

    電路圖、引腳圖和封裝圖

    在線購買

    型號制造商描述購買
    LMK04808BISQX/NOPBTILMK04808 具有雙環(huán)路 PLL 和集成式 2.9GHz VCO 的低噪聲時(shí)鐘抖動消除器 立即購買
    LMK04808BISQ/NOPBTIIC CLOCK DUAL PLL 64WQFN 立即購買
    LMK04808BISQE/NOPBTILMK04808 具有雙環(huán)路 PLL 和集成式 2.9GHz VCO 的低噪聲時(shí)鐘抖動消除器 立即購買

    技術(shù)資料

    標(biāo)題類型大?。↘B)下載
    一種因光纖漂移引起SERDES FIFO溢出的解決方案PDF1274 點(diǎn)擊下載
    HoldOver of LMK04808在RRU 參考時(shí)鐘切換中的應(yīng)用PDF430 點(diǎn)擊下載
    App Note 1939 Crystal Based Oscillator Design with LMK04000 FamilyPDF781 點(diǎn)擊下載
    Using the LMK0480x/LMK04906 for Hitless Switching and HoldoverPDF3072 點(diǎn)擊下載
    Effects of Clock Noise on High Speed DAC Performance PDF674 點(diǎn)擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    LM140QMLl293dLC717A10AJLMP8601-Q1
    LM324SLV5980MDLM20LC75890W
    LM317LLE25U20AFDLMV321LM2902V
    LMP7701LC898217XHLC87F7932BLMP90097
    LM2902_XFCSLV8161MULC75106VL7805
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號工商網(wǎng)監(jiān)認(rèn)證 工商網(wǎng)監(jiān) 營業(yè)執(zhí)照