尊敬的客戶:為給您持續(xù)提供一對一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實付商品金額<300元時,該筆訂單按2元/SKU加收服務(wù)費,感謝您的關(guān)注與支持!
LMK04803
具有雙級聯(lián) PLL 和集成 1.9 GHz VCO 的低噪聲時鐘抖動消除器
制造商:TI
產(chǎn)品信息
描述 The LMK0480x family is the industry?s highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum? PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)
電路圖、引腳圖和封裝圖
在線購買
技術(shù)資料
2016-11-07
國產(chǎn)時鐘芯片LMK04828概述對于數(shù)據(jù)處理速率與準確度需求較高,且功能較多、信息交互復雜的應(yīng)用場景,往往需要時鐘芯片的存在,如通訊基站、交換機、數(shù)據(jù)中心服務(wù)器、汽車、工業(yè)控制等。今天給大家推薦一款國產(chǎn)時鐘芯片,可完全替代TI的LMK04828。
2024-09-14
2016-11-07
2016-11-07
2016-11-07
采用系統(tǒng)參考模式設(shè)計JESD204B時鐘...及如何用它們來最大限度地提高JESD204B時鐘方案的性能。 LMK04821系列器件為該話題提供了很好的范例研究素材,因為它們是高性能的雙環(huán)路抖動清除器,可在具有器件和SYSREF時鐘的子類1時鐘方案里驅(qū)動多達七個JESD204B轉(zhuǎn)換器或邏...
2016-11-07
TI推出雙通道16位ADC與時鐘抖動清除器日前,德州儀器 (TI) 宣布推出兩款支持數(shù)據(jù)轉(zhuǎn)換器 JEDEC JESD204B 串行接口標準的器件,其中 ADS42JB69是業(yè)界首款采用 JESD204B 接口、支持250 MSPS 最高速度的雙通道 16 位模數(shù)轉(zhuǎn)換器 (ADC),LMK
2016-11-07
詳解JESD204B串行接口時鐘需求及其實現(xiàn)方法...的時鐘規(guī)范,以及利用TI 公司的芯片實現(xiàn)其時序要求。##LMK04820 系列的時鐘芯片是一款專用的JESD204B 時鐘芯片,Device Clock 和SYSREF是成對輸出的,其輸出的時序滿足其時序要求,應(yīng)用較為簡單,但當用戶需要連續(xù)模式的SYSREF 時,...
2016-11-07