free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對一優(yōu)質(zhì)服務,即日起,元器件訂單實付商品金額<300元時,該筆訂單按2元/SKU加收服務費,感謝您的關注與支持!
    首頁產(chǎn)品索引LAN9313

    LAN9313

    購買收藏
    10/100 3-port Managed Ethernet Switches

     

    產(chǎn)品信息

    The LAN9313/LAN9313i is a full featured, 3 port 10/100 managed Ethernet switch designed for embedded applications where performance, flexibility, ease of integration and system cost control are required. The LAN9313/LAN9313i combines all the functions of a 10/100 switch system, including the switch fabric, packet buffers, buffer manager, media access controllers (MACs), PHY transceivers, and serial management. The LAN9313/LAN9313i complies with the IEEE 802.3 (full/half-duplex 10BASET and 100BASE-TX) Ethernet protocol specification and 802.1D/802.1Q network management protocol specifications, enabling compatibility with industry standard Ethernet and Fast Ethernet applications.

    At the core of the LAN9313/LAN9313i is the high performance, high efficiency 3 port Ethernet switch fabric. The switch fabric contains a 3 port VLAN layer 2 switch engine that supports untagged, VLAN tagged, and priority tagged frames. The switch fabric provides an extensive feature set which includes spanning tree protocol support, multicast packet filtering and Quality of Service (QoS) packet prioritization by VLAN tag, destination address, port default value or DIFFSERV/TOS, allowing for a range of prioritization implementations. 32K of buffer RAM allows for the storage of multiple packets while forwarding operations are completed, and a 1K entry forwarding table provides ample room for MAC address forwarding tables. Each port is allocated a cluster of 4 dynamic QoS queues which allow each queue size to grow and shrink with traffic, effectively utilizing all available memory. This memory is managed dynamically via the buffer manager block within the switch fabric. All aspects of the switch fabric are managed via the switch fabric configuration and status registers, which are indirectly accessible via the system control and status registers.


    *Theservice is subject to?Microchip'sand requires a myMicrochip?account.

    Highlights

      High performance and full featured 3 port switch with VLAN, QoS packet prioritization, Rate Limiting, IGMP?monitoring and management functions

      Serial management via SPI/I2C or SMI

      Unique Virtual PHY feature simplifies software development by mimicking the multiple switch ports as a single port PHY

      Integrated IEEE 1588v1 Hardware Time Stamp Unit

    Target Applications

      Cable, satellite, and IP set-top boxes

      Digital televisions

      Digital video recorders

      VoIP/Video phone systems

      Home gateways

      Test/Measurement equipment

      Industrial automation systems

    Key Benefits

      Ethernet Switch Fabric

      32K buffer RAM

      1K entry forwarding table

      Port based IEEE 802.1Q VLAN support (16 groups)

      Programmable IEEE 802.1Q tag insertion/removal

      IEEE 802.1d spanning tree protocol support

      QoS/CoS Packet prioritization

      4 dynamic QoS queues per port

      Input priority determined by VLAN tag, DA lookup, TOS, DIFFSERV or port default value

      Programmable class of service map based on input priority

      Remapping of 802.1Q priority field on per port basis

      Programmable rate limiting at the ingress/egress ports with random early discard, per port/priority

      IGMP v1/v2/v3?monitoring for Multicast packet filtering

      Programmable filter by MAC address

      Switch Management

      Port mirroring/monitoring/sniffing: ingress and/or egress traffic on any ports or port pairs

      Fully compliant statistics (MIB) gathering counters

      Control registers configurable on-the-fly

      Ports

      2 internal 10/100 PHYs with HP Auto-MDIX support

      1 MII - PHY mode or MAC mode

      Fully compliant with IEEE 802.3 standards

      10BASE-T and 100BASE-TX supportFull and half duplex support

      Full duplex flow control

      Backpressure (forced collision) half duplex flow control

      Automatic flow control based on programmable levels

      Automatic 32-bit CRC generation and checking

      2K Jumbo packet support

      Programmable interframe gap, flow control pause value

      Full transmit/receive statistics

      Auto-negotiation

      Automatic MDI/MDI-X

      Loop-back mode

      Serial Management

      SPI/I2C (slave) access to all internal registers

      MIIM (MDIO) access to PHY related registers

      SMI (extended MIIM) access to all internal registers

      IEEE 1588v1 Hardware Time Stamp Unit

      Global 64-bit tunable clock

      Master or slave mode per port

      Time stamp on TX or RX of Sync and Delay_req packets per port, Timestamp on GPIO

      64-bit timer comparator event generation (GPIO or IRQ)

      Other Features

      General Purpose Timer

      Serial EEPROM interface (I2C master or Microwire? master) for non-managed configuration

      Programmable GPIOs/LEDs

      Single 3.3V power supply

      Available in Commercial & Industrial Temp. Ranges

    電路圖、引腳圖和封裝圖

    在線購買

    型號制造商描述購買
    LAN9313-NU-TRSamtecELEVATED 2MM SOCKETS 立即購買
    LAN9313-NUSiTime有源晶振 26MHz ±50ppm 1.8V SMD3225_4P 立即購買
    LAN9313-NZW-- 立即購買
    LAN9313I-NZWLinearLinear Voltage Regulator IC Positive Fixed 1 Output 3.3V 1.5A TO-220-5 立即購買

    應用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    LM78L05ALMC6062-MILLB11851MCLV8829LFQA
    LMK04805LM95172-Q1LC87F6AC8ALC75056PE
    LPS22HBLM350A-MILLA6500LM5118
    LA5757TPLV56351HALC75878WLV8075LP
    LF411-NLM138LC87F0A08ALC898122XA
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號工商網(wǎng)監(jiān)認證 工商網(wǎng)監(jiān) 營業(yè)執(zhí)照