
The LAN9313/LAN9313i is a full featured, 3 port 10/100 managed Ethernet switch designed for embedded applications where performance, flexibility, ease of integration and system cost control are required. The LAN9313/LAN9313i combines all the functions of a 10/100 switch system, including the switch fabric, packet buffers, buffer manager, media access controllers (MACs), PHY transceivers, and serial management. The LAN9313/LAN9313i complies with the IEEE 802.3 (full/half-duplex 10BASET and 100BASE-TX) Ethernet protocol specification and 802.1D/802.1Q network management protocol specifications, enabling compatibility with industry standard Ethernet and Fast Ethernet applications.
At the core of the LAN9313/LAN9313i is the high performance, high efficiency 3 port Ethernet switch fabric. The switch fabric contains a 3 port VLAN layer 2 switch engine that supports untagged, VLAN tagged, and priority tagged frames. The switch fabric provides an extensive feature set which includes spanning tree protocol support, multicast packet filtering and Quality of Service (QoS) packet prioritization by VLAN tag, destination address, port default value or DIFFSERV/TOS, allowing for a range of prioritization implementations. 32K of buffer RAM allows for the storage of multiple packets while forwarding operations are completed, and a 1K entry forwarding table provides ample room for MAC address forwarding tables. Each port is allocated a cluster of 4 dynamic QoS queues which allow each queue size to grow and shrink with traffic, effectively utilizing all available memory. This memory is managed dynamically via the buffer manager block within the switch fabric. All aspects of the switch fabric are managed via the switch fabric configuration and status registers, which are indirectly accessible via the system control and status registers.
Highlights
High performance and full featured 3 port switch with VLAN, QoS packet prioritization, Rate Limiting, IGMP?monitoring and management functions
Serial management via SPI/I2C or SMI
Unique Virtual PHY feature simplifies software development by mimicking the multiple switch ports as a single port PHY
Integrated IEEE 1588v1 Hardware Time Stamp Unit
Target Applications
Cable, satellite, and IP set-top boxes
Digital televisions
Digital video recorders
VoIP/Video phone systems
Home gateways
Test/Measurement equipment
Industrial automation systems
Key Benefits
Ethernet Switch Fabric
32K buffer RAM
1K entry forwarding table
Port based IEEE 802.1Q VLAN support (16 groups)
Programmable IEEE 802.1Q tag insertion/removal
IEEE 802.1d spanning tree protocol support
QoS/CoS Packet prioritization
4 dynamic QoS queues per port
Input priority determined by VLAN tag, DA lookup, TOS, DIFFSERV or port default value
Programmable class of service map based on input priority
Remapping of 802.1Q priority field on per port basis
Programmable rate limiting at the ingress/egress ports with random early discard, per port/priority
IGMP v1/v2/v3?monitoring for Multicast packet filtering
Programmable filter by MAC address
Switch Management
Port mirroring/monitoring/sniffing: ingress and/or egress traffic on any ports or port pairs
Fully compliant statistics (MIB) gathering counters
Control registers configurable on-the-fly
Ports
2 internal 10/100 PHYs with HP Auto-MDIX support
1 MII - PHY mode or MAC mode
Fully compliant with IEEE 802.3 standards
10BASE-T and 100BASE-TX supportFull and half duplex support
Full duplex flow control
Backpressure (forced collision) half duplex flow control
Automatic flow control based on programmable levels
Automatic 32-bit CRC generation and checking
2K Jumbo packet support
Programmable interframe gap, flow control pause value
Full transmit/receive statistics
Auto-negotiation
Automatic MDI/MDI-X
Loop-back mode
Serial Management
SPI/I2C (slave) access to all internal registers
MIIM (MDIO) access to PHY related registers
SMI (extended MIIM) access to all internal registers
IEEE 1588v1 Hardware Time Stamp Unit
Global 64-bit tunable clock
Master or slave mode per port
Time stamp on TX or RX of Sync and Delay_req packets per port, Timestamp on GPIO
64-bit timer comparator event generation (GPIO or IRQ)
Other Features
General Purpose Timer
Serial EEPROM interface (I2C master or Microwire? master) for non-managed configuration
Programmable GPIOs/LEDs
Single 3.3V power supply
Available in Commercial & Industrial Temp. Ranges
LAN9313 封裝圖
LAN9313 封裝圖
型號 | 制造商 | 描述 | 購買 |
---|---|---|---|
LAN9313-NU-TR | Samtec | ELEVATED 2MM SOCKETS | 立即購買 |
LAN9313-NU | SiTime | 有源晶振 26MHz ±50ppm 1.8V SMD3225_4P | 立即購買 |
LAN9313-NZW | - | - | 立即購買 |
LAN9313I-NZW | Linear | Linear Voltage Regulator IC Positive Fixed 1 Output 3.3V 1.5A TO-220-5 | 立即購買 |
于LAN,大家應該更熟悉。它的全稱是localareanetwork,也就是局域網(wǎng)。我們家里的網(wǎng)絡,還有在公司辦公室的網(wǎng)絡,基本都是LAN。帶有無線Wi-Fi的,就是
//5G是一個廣覆蓋的蜂窩通信網(wǎng)絡,而LAN是一個小范圍的區(qū)域數(shù)據(jù)通信網(wǎng)絡。兩種技術,看上去并無關系。那么5GLAN到底是什么?今天這篇文章,我們來聊聊5GLAN。大家如果對通信技術稍有了解的話
X9313為工業(yè)級的32抽頭數(shù)控電位器,最大阻值為10 kΩ,采用8引腳,有DIP、OIC、FSSOP 3種封裝。X9313的內(nèi)部功能框圖,如圖所示。它由輸入部分、5位E2PROM、存儲和調(diào)用電路、32選l譯碼
X9313為工業(yè)級的32抽頭數(shù)控電位器,最大阻值為10 kΩ,采用8引腳,有DIP、OIC、FSSOP 3種封裝。X9313的內(nèi)部功能框圖,如圖3所示。它由輸入部分、5位E2PROM、存儲和調(diào)用電路、32選l譯碼器、由MOS場效應管構成的32路模擬開關、電阻陣列...
局域網(wǎng)(LAN),局域網(wǎng)(LAN)是什么意思 為了完整的給出LAN的定義,必須使用兩種方式:一種是功能性定義,另一種是技術型定義。 就功能性而
我們將介紹基于LAN接口的儀器擴展(LXI),這是為下一代測試系統(tǒng)提供的解決方案。首先,LXI是一種基于經(jīng)過驗證、并廣泛使用的標準的測試系統(tǒng)結(jié)構,如以太網(wǎng)
近年來汽車市場中電子化趨勢明顯,隨著ADAS等附加功能的增多,每臺汽車安裝的電子設備數(shù)目也逐漸增加。
于LAN,大家應該更熟悉。它的全稱是localareanetwork,也就是局域網(wǎng)。我們家里的網(wǎng)絡,還有在公司辦公室的網(wǎng)絡,基本都是LAN。帶有無線Wi-Fi的,就是
LM78L05A | LMC6062-MIL | LB11851MC | LV8829LFQA |
LMK04805 | LM95172-Q1 | LC87F6AC8A | LC75056PE |
LPS22HB | LM350A-MIL | LA6500 | LM5118 |
LA5757TP | LV56351HA | LC75878W | LV8075LP |
LF411-N | LM138 | LC87F0A08A | LC898122XA |