free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實付商品金額<300元時,該筆訂單按2元/SKU加收服務(wù)費,感謝您的關(guān)注與支持!
    首頁產(chǎn)品索引CDCE949

    CDCE949

    購買收藏
    Clock Generator

    制造商:TI

    產(chǎn)品信息

    描述 The CDCE949 and CDCEL949 are modular PLL-based low cost, high-performance, programmable clock synthesizers, multipliers and dividers. They generate up to 9?output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 230?MHz, using up to four independent configurable PLLs.The CDCEx949 has separate output supply pins, VDDOUT, 1.8 V for the CDCEL949, and 2.5?V to 3.3?V for CDCE949. The input accepts an external crystal or LVCMOS clock signal. If an external crystal is used, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0 to 20?pF. Additionally, an on-chip VCXO is selectable, allowing synchronization of the output frequency to an external control signal, that is, a PWM signal.The deep M/N divider ratio allows the generation of zero-ppm audio or video, networking (WLAN, BlueTooth?, Ethernet, GPS) or Interface (USB, IEEE1394, Memory Stick) clocks from a reference input frequency, such as 27?MHz.All PLLs support SSC (Spread-Spectrum Clocking). SSC can be Center-Spread or Down-Spread clocking. This is a common technique to reduce electro-magnetic interference (EMI). Based on the PLL frequency and the divider settings, the internal loop-filter components are automatically adjusted to achieve high stability, and to optimize the jitter-transfer characteristics of each PLL.The device supports non-volatile EEPROM programming for easy customization of the device to the application. It is preset to a factory-default configuration. It can be reprogrammed to a different application configuration before PCB assembly, or reprogrammed by in-system programming. All device settings are programmable through the SDA and SCL bus, a 2-wire serial interface.Three programmable control inputs, S0, S1 and S2, can be used to control various aspects of operation including frequency selection, changing the SSC parameters to lower EMI, PLL bypass, power down, and choosing between low level or 3-state for the output-disable function.The CDCEx949 operates in a 1.8-V environment. It operates within a temperature range of –40°C to 85°C.特性Member of Programmable Clock Generator Family CDCEx913: 1 PLLs, 3 Outputs CDCEx925: 2 PLLs, 5 Outputs CDCEx937: 3 PLLs, 7 Outputs CDCEx949: 4 PLLs, 9 Outputs In-System Programmability and EEPROM Serial Programmable Volatile Register Nonvolatile EEPROM to Store Customer Settings Flexible Input Clocking Concept External Crystal: 8 to 32 MHz On-Chip VCXO: Pull-Range ±150 ppm Single-Ended LVCMOS Up to 160?MHz Free Selectable Output Frequency Up to 230?MHz Low-Noise PLL Core PLL Loop Filter Components Integrated Low Period Jitter (Typical 60 ps) Separate Output Supply Pins CDCE949: 3.3 V and 2.5 V CDCEL949: 1.8 V Flexible Clock Driver Three User-Definable Control Inputs [S0/S1/S2], for Example, SSC Selection, Frequency Switching, Output Enable or Power Down Generates Highly Accurate Clocks for Video, Audio, USB, IEEE1394, RFID, Bluetooth?, WLAN, Ethernet?, and GPS Generates Common Clock Frequencies Used With TI-DaVinci?, OMAP?, DSPs Programmable SSC Modulation Enables 0-PPM Clock Generation 1.8-V Device Core Supply Wide Temperature Range: –40°C to 85°C Packaged in TSSOP Development and Programming Kit for Easy PLL Design and Programming (TI Pro-Clock?)

    電路圖、引腳圖和封裝圖

    在線購買

    型號制造商描述購買
    CDCE949PWG4TIIC 4-PLL VCXO LVCMOS 24-TSSOP 立即購買
    CDCE949PWRG4TIIC 4-PLL VCXO LVCMOS 24-TSSOP 立即購買
    CDCE949PWRTICDCE949 Clock Generator 立即購買
    CDCE949PWTICDCE949 具有 2.5V 或 3.3V LVCMOS 輸出的可編程 4-PLL VCXO 時鐘合成器 立即購買

    技術(shù)資料

    標(biāo)題類型大?。↘B)下載
    VCXO Application Guideline for CDCE(L)9xx FamilyPDF107 點擊下載
    General I2C / EEPROM usage for the CDCE(L)9xx familyPDF40 點擊下載
    Troubleshooting I2CPDF184 點擊下載
    Usage of I2C for CDCE(L)949, CDCE(L)937, CDCE(L)925, CDCE(L)913PDF297 點擊下載
    Generating Low Phase-Noise Clocks for Audio Data Converters from Low FrequencyPDF860 點擊下載
    Practical consideration on choosing a crystal for CDCE(L)9xx familyPDF60 點擊下載
    Clocking Recommendations for DM6446 Digital Video EVM with Sngle PLLPDF94 點擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    CAT24S64CAT25320CAT1832CC1190
    CESD5V0D3CAT24C03CAT24AA02CS51021A
    CC3120MODCDCLVC1310CJ432C1608C0G1H150J
    CL220CNY17F2MCC0805KRX7R9BB104CM1242-33
    CAT3649CC2640C1608X7R2A103K080AAC3216C0G2J103J160AA
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號工商網(wǎng)監(jiān)認(rèn)證 工商網(wǎng)監(jiān) 營業(yè)執(zhí)照