CDCE949
制造商:TI
產(chǎn)品信息
描述 The CDCE949 and CDCEL949 are modular PLL-based low cost, high-performance, programmable clock synthesizers, multipliers and dividers. They generate up to 9?output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 230?MHz, using up to four independent configurable PLLs.The CDCEx949 has separate output supply pins, VDDOUT, 1.8 V for the CDCEL949, and 2.5?V to 3.3?V for CDCE949. The input accepts an external crystal or LVCMOS clock signal. If an external crystal is used, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0 to 20?pF. Additionally, an on-chip VCXO is selectable, allowing synchronization of the output frequency to an external control signal, that is, a PWM signal.The deep M/N divider ratio allows the generation of zero-ppm audio or video, networking (WLAN, BlueTooth?, Ethernet, GPS) or Interface (USB, IEEE1394, Memory Stick) clocks from a reference input frequency, such as 27?MHz.All PLLs support SSC (Spread-Spectrum Clocking). SSC can be Center-Spread or Down-Spread clocking. This is a common technique to reduce electro-magnetic interference (EMI). Based on the PLL frequency and the divider settings, the internal loop-filter components are automatically adjusted to achieve high stability, and to optimize the jitter-transfer characteristics of each PLL.The device supports non-volatile EEPROM programming for easy customization of the device to the application. It is preset to a factory-default configuration. It can be reprogrammed to a different application configuration before PCB assembly, or reprogrammed by in-system programming. All device settings are programmable through the SDA and SCL bus, a 2-wire serial interface.Three programmable control inputs, S0, S1 and S2, can be used to control various aspects of operation including frequency selection, changing the SSC parameters to lower EMI, PLL bypass, power down, and choosing between low level or 3-state for the output-disable function.The CDCEx949 operates in a 1.8-V environment. It operates within a temperature range of –40°C to 85°C.特性Member of Programmable Clock Generator Family CDCEx913: 1 PLLs, 3 Outputs CDCEx925: 2 PLLs, 5 Outputs CDCEx937: 3 PLLs, 7 Outputs CDCEx949: 4 PLLs, 9 Outputs In-System Programmability and EEPROM Serial Programmable Volatile Register Nonvolatile EEPROM to Store Customer Settings Flexible Input Clocking Concept External Crystal: 8 to 32 MHz On-Chip VCXO: Pull-Range ±150 ppm Single-Ended LVCMOS Up to 160?MHz Free Selectable Output Frequency Up to 230?MHz Low-Noise PLL Core PLL Loop Filter Components Integrated Low Period Jitter (Typical 60 ps) Separate Output Supply Pins CDCE949: 3.3 V and 2.5 V CDCEL949: 1.8 V Flexible Clock Driver Three User-Definable Control Inputs [S0/S1/S2], for Example, SSC Selection, Frequency Switching, Output Enable or Power Down Generates Highly Accurate Clocks for Video, Audio, USB, IEEE1394, RFID, Bluetooth?, WLAN, Ethernet?, and GPS Generates Common Clock Frequencies Used With TI-DaVinci?, OMAP?, DSPs Programmable SSC Modulation Enables 0-PPM Clock Generation 1.8-V Device Core Supply Wide Temperature Range: –40°C to 85°C Packaged in TSSOP Development and Programming Kit for Easy PLL Design and Programming (TI Pro-Clock?)
電路圖、引腳圖和封裝圖
在線購買
技術(shù)資料
賽靈思的UG949中文版更新了已更新表 5-2,在確認(rèn)沒有時鐘遺漏中添加了檢查時序報告的信息,已更新降低網(wǎng)絡(luò)延遲, 已更新表 5-4,已更新報告設(shè)計分析擁塞報告,在報告設(shè)計分析復(fù)雜性報告中添加了租賃指數(shù)和平均扇出的表格。
2019-08-02
Vivado--16nm開發(fā)最好工具學(xué)習(xí)如何執(zhí)行 UltraFAST 設(shè)計方法中的”Checklist“功能來確保您的設(shè)計以及設(shè)計環(huán)境已為 Vivado 設(shè)計套件做好優(yōu)化?!盋hecklist“強調(diào)了許多在 UG949 中所提到的建議。
2019-08-01
移動通信重耕900MHz意義何在?工信部發(fā)布消息稱,已正式批準(zhǔn)中國聯(lián)通將現(xiàn)用于2G/3G/4G系統(tǒng)的904-915/949-960MHz頻段(900MHz頻段)頻率資源重耕用于5G系統(tǒng),推動提升5G信號覆蓋和網(wǎng)絡(luò)容量,助力市場發(fā)展。
2022-11-15
美光榮獲2022年度蔚來守望獎自2014年11月成立以來,蔚來致力于提供高性能的智能電動汽車與極致用戶體驗,已成為國內(nèi)最具代表性的新能源汽車廠商。截至2022年7月,蔚來累計交付量達(dá)到227,949臺。
2022-08-18
高通駁斥蘋果竊取其專利創(chuàng)意沒有做出一點貢獻(xiàn)這項存在爭議專利的美國專利號為No. 8,838,949(949號),它詳細(xì)描述了一種“快速啟動”(flashless boot)方法,它能夠集成無線調(diào)制解調(diào)器,并同時不會增加智能機所需要的內(nèi)存。具體來說,該技術(shù)能夠讓主處理器通過分裝加載器把系...
2019-03-07
iPhone 14與iPhone 15:可能的價格和可用性但iphone14、iphone14 plus、iphone14 pro和iphone14 pro max的價格分別從英國849英鎊、949英鎊、1099英鎊和1199英鎊開始上漲。所有這些價格都比同款iphone 13至少貴100英鎊以上。
2023-09-05
蘋果敗訴,被判侵犯高通專利并賠償...侵權(quán)專利支持不同的智能手機主流功能。美國專利號8,838,949的專利支持“快速啟動(flashless booting)”使智能手機無需使用獨立閃存(從而降低成本和硬件尺寸),在開啟后能快速接入互聯(lián)網(wǎng)。美國專利號9,535,490的專利通過在應(yīng)...
2019-03-27
2019-08-27