free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對(duì)一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實(shí)付商品金額<300元時(shí),該筆訂單按2元/SKU加收服務(wù)費(fèi),感謝您的關(guān)注與支持!
    首頁(yè)產(chǎn)品索引CDCE925

    CDCE925

    購(gòu)買收藏
    具有 2.5V 或 3.3V LVCMOS 輸出的可編程 2-PLL VCXO 時(shí)鐘合成器

    制造商:TI

    中文數(shù)據(jù)手冊(cè)

    產(chǎn)品信息

    描述The CDCE925 and CDCEL925 are modular PLL-based low-cost, high-performance, programmable clock synthesizers, multipliers, and dividers. They generate up to five output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 230?MHz, using up to two independent configurable PLLs. The CDCEx925 has a separate output supply pin, VDDOUT, which is 1.8?V for CDCEL925 and 2.5?V to 3.3?V for CDCE925. The input accepts an external crystal or LVCMOS clock signal. In case of a crystal input, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0 to 20?pF. Additionally, an on-chip VCXO is selectable which allows synchronization of the output frequency to an external control signal, that is, PWM signal. The deep M/N divider ratio allows the generation of zero-ppm audio/video, networking (WLAN, Bluetooth, Ethernet, GPS), or interface (USB, IEEE1394, memory stick) clocks from a 27-MHz reference input frequency, for example. All PLLs support SSC (spread-spectrum clocking). SSC can be center-spread or down-spread clocking, which is a common technique to reduce electromagnetic interference (EMI).Based on the PLL frequency and the divider settings, the internal loop filter components are automatically adjusted to achieve high stability and optimized jitter transfer characteristic of each PLL. The device supports nonvolatile EEPROM programming for easy customization of the device in the application. It is preset to a factory default configuration and can be reprogrammed to a different application configuration before it goes onto the PCB or reprogrammed by in-system programming. All device settings are programmable through the SDA/SCL bus, a 2-wire serial interface. Three, free programmable control inputs, S0, S1, and S2, can be used to select different frequencies, or change the SSC setting for lowering EMI, or other control features like outputs disable to low, outputs in high-impedance state, power down, PLL bypass, and so forth. The CDCx925 operates in a 1.8-V environment and in a temperature range of –40°C to 85°C.特性Member of Programmable Clock Generator Family CDCEx913: 1-PLL, 3 Outputs CDCEx925: 2-PLL, 5 Outputs CDCEx925: 3-PLL, 7 Outputs CDCEx949: 4-PLL, 9 OutputsIn-System Programmability and EEPROM Serial Programmable Volatile Register Nonvolatile EEPROM to Store Customer Settings Flexible Input Clocking Concept External Crystal: 8 MHz to 32 MHz On-Chip VCXO: Pull Range ±150 ppm Single-Ended LVCMOS Up to 160 MHz Free Selectable Output Frequency Up to 230??MHz Low-Noise PLL Core PLL Loop Filter Components Integrated Low Period Jitter (Typical 60 ps) Separate Output Supply Pins CDCE925: 3.3 V and 2.5 V CDCEL925: 1.8 V Flexible Clock Driver Three User-Definable Control Inputs [S0/S1/S2], for Example, SSC Selection, Frequency Switching, Output Enable, or Power Down Generates Highly Accurate Clocks for Video, Audio, USB, IEEE1394, RFID, Bluetooth?, WLAN, Ethernet?, and GPS Generates Common Clock Frequencies Used With TI-DaVinci?, OMAP?, DSPs Programmable SSC Modulation Enables 0-PPM Clock Generation 1.8-V Device Power Supply Wide Temperature Range: –40°C to 85°C Packaged in TSSOPDevelopment and Programming Kit for Easy PLL Design and Programming (TI Pro-Clock?)APPLICATIONSD-TVs, STBs, IP-STBs, DVD Players, DVD Recorders, and PrintersAll other trademarks are the property of their respective owners

    電路圖、引腳圖和封裝圖

    在線購(gòu)買

    型號(hào)制造商描述購(gòu)買
    CDCE925PWG4TICDCE925 具有 2.5V 或 3.3V LVCMOS 輸出的可編程 2-PLL VCXO 時(shí)鐘合成器 立即購(gòu)買
    CDCE925PWRG4TIIC 2PLL PROG VCXO CLK 16-TSSOP 立即購(gòu)買
    CDCE925PWTIIC 2PLL PROG VCXO CLK 16-TSSOP 立即購(gòu)買
    CDCE925PWRTICDCE925 具有 2.5V 或 3.3V LVCMOS 輸出的可編程 2-PLL VCXO 時(shí)鐘合成器 立即購(gòu)買

    技術(shù)資料

    標(biāo)題類型大?。↘B)下載
    VCXO Application Guideline for CDCE(L)9xx FamilyPDF107 點(diǎn)擊下載
    General I2C / EEPROM usage for the CDCE(L)9xx familyPDF40 點(diǎn)擊下載
    Troubleshooting I2CPDF184 點(diǎn)擊下載
    Usage of I2C for CDCE(L)949, CDCE(L)937, CDCE(L)925, CDCE(L)913PDF297 點(diǎn)擊下載
    Generating Low Phase-Noise Clocks for Audio Data Converters from Low FrequencyPDF860 點(diǎn)擊下載
    Practical consideration on choosing a crystal for CDCE(L)9xx familyPDF60 點(diǎn)擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    CESD5V0APCESD3V3D5CESD3V3D3CAV24C128
    CJ7812C8051F860-C-GSCNY17F2MCAT1022
    CNY17F4MCC1200CS8190CNY174M
    C907U102MYVDBA7317CAV24M01CAT34TS02CM1248-04QG
    CAT6219cd4051CAT24C64BC0603C475K9PACTU
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號(hào)工商網(wǎng)監(jiān)認(rèn)證 工商網(wǎng)監(jiān) 營(yíng)業(yè)執(zhí)照