free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對(duì)一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實(shí)付商品金額<300元時(shí),該筆訂單按2元/SKU加收服務(wù)費(fèi),感謝您的關(guān)注與支持!
    首頁(yè)產(chǎn)品索引74VCX16373

    74VCX16373

    購(gòu)買收藏
    ?Low-Voltage 1.8/2.5/3.3 V 16-Bit Transparent Latch

    制造商:ON

    中文數(shù)據(jù)手冊(cè)

    產(chǎn)品信息

    The 74VCX16373 is an advanced performance, non-inverting 16-bit transparent latch. It is designed for very high-speed, very low-power operation in 1.8V, 2.5V or 3.3V systems. The VCX16373 is byte controlled, with each byte functioning identically, but independently. Each byte has separate Output Enable and Latch Enable inputs. These control pins can be tied together for full 16-bit operation.
    When operating at 2.5V (or 1.8V) the part is designed to tolerate voltages it may encounter on either inputs or outputs when interfacing to 3.3V busses. It is guaranteed to be over-voltage tolerant to 3.6V.
    The 74VCX16373 contains 16 D-type latches with 3-state 3.6V-tolerant outputs. When the Latch Enable (LEn) inputs are HIGH, data on the Dn inputs enters the latches. In this condition, the latches are transparent, (a latch output will change state each time its D input changes). When LE is LOW, the latch stores the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The 3-state outputs are controlled by the Output Enable (OEn)bar inputs. When OEbar is LOW, the outputs are enabled. When OEbar is HIGH, the standard outputs are in the high impedance state, but this does not interfere with new data entering into the latches.
    • Designed for Low Voltage Operation: V
    • = 1.65-3.6V
    • 3.6V Tolerant Inputs and Outputs
    • High Speed Operation: 3.0ns max for 3.0 to 3.6V
    • 3.9ns max for 2.3 to 2.7V
    • 6.8ns max for 1.65 to 1.95V
    • Static Drive: +/-24mA Drive at 3.0V
    • +/-18mA Drive at 2.3V
    • +/-6mA Drive at 1.65V
    • Supports Live Insertion and Withdrawal
    • I
    • Specification Guarantees High Impedance When V
    • = 0V
    • Near Zero Static Supply Current in All Three Logic States (20
    • A)
    • Substantially Reduces System Power Requirements
    • Latchup Performance Exceeds +/-250mA @ 125°C
    • ESD Performance: Human Body Model >2000V; Machine Model >200V
    • All Devices in Package TSSOP are Inherently Pb-Free

    電路圖、引腳圖和封裝圖

    在線購(gòu)買

    型號(hào)制造商描述購(gòu)買
    74VCX16373MTDX-- 立即購(gòu)買
    74VCX16373MTD-- 立即購(gòu)買

    技術(shù)資料

    標(biāo)題類型大小(KB)下載
    Low-Voltage 1.8/2.5/3.3V 16-Bit Transparent LatchPDF234 點(diǎn)擊下載
    74VCX16373_PKG.GIFUNKNOW10 點(diǎn)擊下載
    TSSOP48 12.5x6.1PDF46 點(diǎn)擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    74LCX1623737BP1674AUP1G9574LVT574
    7B2174ACT54174LCX37474VHCT574A
    74HC16474LVX16128474hc3737B30
    7B2774ALVC0074ACT13974LCX240
    74VHC24474LVX2457BP0474LVC540
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號(hào)工商網(wǎng)監(jiān)認(rèn)證 工商網(wǎng)監(jiān) 營(yíng)業(yè)執(zhí)照